2 x 50 W class-D audio amplifier file: /user/nybuiten/n7260/specificatie/TDS8921N1F.fm mei 09, 2001 Tentative specification # TDA8921TH class-D audio amplifier 2 x 50W single chip ## 1. General description The TDA8921 is an high efficiency class-D audio power amplifier system. Typical output power is 2 x 50 W and it operates with high efficiency and very low dissipation. The devices comes in a HSOP24 power package with a small internal heatsink. No external heatsink is required, or depending on supply voltage and load a very small one. The system operates over a wide supply voltage range from ±15 up to =±30 V and consumes a very low quiescent current. ## 2. Features - High efficiency (>90%) - Operating voltage from ±15 V to ± 30V - Very low guiescent current - Low distortion - Fixed gain of 30 dB in Single Ended and 36 dB in BTL - High output power - Good ripple rejection - Internal switching frequency can be overruled by an external clock - No switch-on or switch-off plop noise - Short-circuit proof across the load - Usable as a stereo Single-Ended (SE) amplifier or as a mono amplifier in Bridge-Tied Load (BTL) - Electrostatic discharge protection (pin to pin) - Thermally protected ## 3. Applications - Television sets - Home-sound sets - Multimedia systems - All mains fed audio systems - Car audio (boosters) ## 4. Quick reference data | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |---------------------|-----------------------------------------|------------------------------|-------------|-------------|-------------|------| | General, V | p = ± 25V | | | | • | • | | V <sub>p</sub> | operating supply voltage | | <u>+</u> 15 | <u>+</u> 25 | <u>+</u> 30 | V | | I <sub>q(tot)</sub> | total quiescent current | | - | 55 | 75 | mA | | η | efficiency | P <sub>o</sub> = 30 W | - | 90 | - | % | | Stereo sing | gle-ended configuration | • | • | | • | | | Po | output power, R <sub>LOAD</sub> = 8 ohm | THD = 10%, Vp= ± 25 V | 30 | 37 | - | W | | Po | output power, R <sub>LOAD</sub> = 4 ohm | THD = 10%, Vp= <u>+</u> 21 V | 40 | 50 | - | W | | G <sub>v</sub> | closed loop voltage gain | | 29 | 30 | 31 | dB | | $ Z_i $ | input impedance | | 45 | 68 | - | kΩ | | V <sub>n(o)</sub> | noise output voltage | | - | 200 | 400 | μV | | SVRR | supply voltage ripple rejection | | 40 | 50 | - | dB | | $\alpha_{cs}$ | channel separation | | - | 65 | - | dB | | Vo | DC output offset voltage | | | 0 | 150 | mV | 2 x 50 W class-D audio amplifier | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |-------------------|-----------------------------------------|------------------------------|------|------|------|------| | Mono Brid | ge-Tied load configuration | | • | 1 | | | | Po | output power, R <sub>LOAD</sub> = 8 ohm | THD = 10%, Vp= <u>+</u> 21 V | 80 | 100 | - | W | | G <sub>v</sub> | closed loop voltage gain | | 35 | 36 | 37 | dB | | Z <sub>i</sub> | input impedance | | 23 | 34 | - | kΩ | | V <sub>n(o)</sub> | noise output voltage | | - | 280 | - | μV | | SVRR | supply voltage ripple rejection | | - | 44 | | dB | | [Vo] | DC output offset voltage | | | 0 | 200 | mV | ## 5. Ordering information | TYPE | | PACKAGE | | | | | | |-----------|--------|------------------------------------------|------------|--|--|--|--| | NUMBER | NAME | DESCRIPTION | VERSION | | | | | | TDA8921TH | HSOP24 | heatsink small outline package; 24 leads | SOT566BB1C | | | | | ## 6. Block diagram digital power stage VSSA2 VSSD VDDP2 SGND2. VDDA2 BOOT2 OUT2 IN2+ VSSP2 IN2-MODE SUB TDA8921TH STABI osc IN1-VSSP1 OUT1 IN1+ BOOT1 VDDA1 VDDP1 SGND1. 11 13 PROT VSSA1 Figure 2 Pin configuration 2 x 50 W class-D audio amplifier # 7. Pinning | SYMBOL | PIN | DESCRIPTION | |--------|-------------------------------------------|----------------------------------------------------| | VSSA2 | 1 | Negative analog supply channel 2 | | SGND2 | 2 | Signal ground channel 2 | | VDDA2 | 3 | Positive analog supply channel 2 | | IN2+ | 4 | Positive audio input channel 2 | | IN2- | 5 | Negative audio input channel 2 | | MODE | 6 | Mode select input (standby/mute/operating) | | OSC | 7 | Oscillator frequency adjustment, or tracking input | | IN1- | 8 | Negative audio input channel 1 | | IN1+ | 9 | Positive audio input channel 1 | | VDDA1 | VDDA1 10 Positive analog supply channel 1 | | | SGND1 | 11 | Signal ground channel 1 | | VSSA1 | 12 | Negative analog supply channel 1 | | PROT | 13 | Time constant capacitor for protection delay | | VDDP1 | 14 | Positive power supply channel 1 | | BOOT1 | 15 | Bootstrap capacitor channel 1 | | OUT1 | 16 | PWM output channel 1 | | VSSP1 | 17 | Negative power supply channel 1 | | STABI | 18 | Decoupling internal stabilizer for logic supply | | SUB | 19 | Substrate, must be connected to negative supply | | VSSP2 | 20 | Negative power supply channel 2 | | OUT2 | 21 | PWM output channel 2 | | BOOT2 | 22 | Bootstrap capacitor channel 2 | | VDDP2 | 23 | Positive power supply channel 2 | | VSSD | 24 | Negative digital supply | ## 8. Functional description The TDA8921TH is a two channel audio power amplifier system using the class-D technology. In the analog controller part the analog audio input signal is converted into a digital PWM signal. For driving the low pass filter and the loud-speaker load a digital power stage is used. It performs a level shift from the low power digital PWM signal at logic levels to a high power PWM signal switching between the main supply lines. A second order low pass filter converts the PWM signal to an analog audio signal across the loudspeaker. #### Digital power stage It contains the high power D-MOS switches, the drivers, timing and handshaking between the power switches and some control logic. For protection a temperature sensor and a maximum current detector is on the chip. #### Analog low power controller For the two audio channels it contains two pulse width modulators (PWM), two analog feedback loops and two differential input stages. Furthermore it contains circuits common to both channels like the oscillator, all reference sources, the mode functionality and a digital timing manager. Using this chip an audio system with two independent amplifier channels with high output power, high efficiency (90%), low distortion and a low quiescent current is obtained. The amplifiers channels can be connected in the following configurations: - Mono bridge-tied load (BTL) amplifier - Stereo single-ended (SE) amplifiers. The amplifier system can be switched in three operating modes with the MODE select pin: - Standby mode, with a very low supply current. - Mute mode, the amplifiers are operational, but the audio signal at the output is suppressed. - Operating mode (amplifier fully operational) with output signal. For suppressing pop noise the amplifier will remain automatically for approx. 220ms in the mute mode before switching to operating. In this time the coupling capacitors at the input are fully charged. See fig. 5 for an example of a switching circuit for driving the mode pin. #### Pulse Width Modulation (PWM) frequency The output signal of the amplifier is a PWM signal with a carrier frequency of approx. 350 kHz. Using a second order LC demodulation filter in the application results in an analog audio signal across the loudspeaker. This switching frequency is fixed by an external resistor $R_{\mbox{\scriptsize OSC}}$ connected between pin OSC and VSS. With the resistor value given in the schematic of the reference design, the carrier frequency is typical 350 kHz. The carrier frequency can be calculated using: $$f_{osc} = 9 \times 10^9 / R_{osc} [Hz]$$ If two or more class-D systems are used in the same audio application, it is advised to have all devices working at the same switching frequency. This can be realized by connecting all OSC pins together and feed them from a external central oscillator. Using an external oscillator it is necessary to force the OSC pin to a DC-level above SGND for switching form internal to external oscillator. In this case the internal oscillator is disabled and the PWM will be switching on the external frequency. The frequency range of the external oscillator must be in the range as specified in the switching characteristics. Application in a practical circuit: Internal oscillator: Rosc connected from OSC pin to VSS external oscillator: connect oscillator signal between OSC pin and SGND pin; delete Rosc #### **Protections** Temperature-, supply voltage- and short circuit protections sensors are included on the chip. In case of exceeding the maximum current or maximum temperature the system shuts down. The protection is activated in case of: #### 1. Over-temperature If the junction temperature (Tj) exceeds 150°C, then the power stage shuts down immediately. The power stage starts switching again if the temperature is dropped to approx. 130°C, so there is a hysteresis of approx. 20°C. ## 2. Short-circuit across the loudspeaker terminals: When the loudspeaker terminals are short-circuited it will be detected by the current protection. If the output current exceeds the maximum output current of 5 Amp, then the power stage shuts down within less than1µs and the high current is switched off. In this state the dissipation is very low. Every 220ms the system tries to restart again. If there is still a short across the loudspeaker load, the system is switched off again as soon as the maximum current is exceeded. The average dissipation will be low because of this low duty cycle. #### 3. Start-up safety test During the start-up sequence, when the mode pin is switched from standby to mute, the condition at the output terminals of the power stage are checked. In case of a short of one of the output terminals to $V_{DD}$ or $V_{SS}$ the start-up procedure is interrupted and the systems waits for un-shorted outputs. Because the test is done <u>before</u> enabling the power stages, no large currents can be flowing in case of a short circuit. This system protects for shorts at both sides of the output filter to both supply lines. When there is a short from the power PWM output of the power stage to one of the supply lines - so before the demodulation filter - it will also be detected by the 'start-up safety test. Practical use from this test feature can be found in detection of shorts on the pcb. Remark: this test is only operational prior or during the start-up sequence, so not during normal operation. #### 4. Supply voltage alarm If the supply voltage goes below the value of $\pm$ 12.5V the <u>under voltage protection</u> is activated and system shuts down correctly and silently without plopnoises. When the supply voltage comes above the threshold the system is restarted again after 220ms. If the supply voltage exceeds $\pm$ 32V the <u>overvoltage protection</u> is activated and the power stages shuts down. They are enabled again as soon as the supply voltage drops down the threshold. Additional there is <u>balance protection</u> which compares the positive (Vdd) and the negative (Vss) supply voltages and triggers if the voltage difference between them exceeds a certain level. This level is dependent on the sum of both supply voltages. Example: the protection is triggered if Vdd = +25V and Vss = -30V. #### Differential audio inputs For a high common mode rejection and a maximum of flexibility of application, the audio inputs are fully differential. By connecting the inputs anti-parallel the phase of one of the channels is inverted, so that a load can be connected between the two output filters. In this case the system operates as a mono BTL amplifier and with the same loud-speaker impedance a four times higher output power can be obtained. For more information see the application information. Also in the stereo single ended configuration it is recommended to connect the two differential inputs in anti-phase. This has advantages for the current handling of the power supply at low signal frequencies. 2 x 50 W class-D audio amplifier ## 9. Limiting values In accordance with the Absolute Maximum Rating System (IEC 134). | SYMBOL | PARAMETER | CONDITIONS | MIN. | MAX. | UNIT | |------------------|---------------------------------------|-------------------------|------|-------------|------| | $V_p$ | supply voltage | | _ | <u>+</u> 30 | V | | V <sub>ms</sub> | mode select switch voltage | with respect to<br>SGND | _ | 5.5 | V | | V <sub>sc</sub> | short circuit voltage of output pins | | _ | <u>+</u> 30 | V | | I <sub>ORM</sub> | repetitive peak current in output pin | | _ | 5 | Α | | T <sub>stg</sub> | storage temperature | | -55 | +150 | °C | | T <sub>amb</sub> | operating ambient temperature | | -40 | +85 | °C | | $T_{vj}$ | virtual junction temperature | | _ | 150 | °C | ## 10. Thermal characteristics | SYMBOL | PARAMETER | CONDITIONS | VALUE | UNIT | |----------------------|---------------------------------------------|-------------|-------|------| | R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | in free air | 40 | K/W | | R <sub>th(j-c</sub> | thermal resistance from junction to case | | 2 *) | K/W | <sup>\*)</sup> Under investigation ## 11. Static characteristics $V_p$ = $\pm 25$ V; $T_{amb}$ = 25 °C; measured in Fig. 8; unless otherwise specified. | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |------------------------|----------------------------------------------------------|---------------------------------|-------------|-------------|-------------|------| | Supply | | | | • | • | | | V <sub>p</sub> | supply voltage range | (1) | <u>+</u> 15 | <u>+</u> 25 | <u>+</u> 30 | V | | Iq | quiescent current | no load connected | - | 55 | 75 | mA | | I <sub>stb</sub> | standby current | | - | 200 | 500 | μΑ | | | pin; see Fig. 5 | | | | | | | V <sub>ms</sub> | input voltage range | (2) | 0 | - | 5.5 | V | | I <sub>ms</sub> | input current | V <sub>ms</sub> = 5.5 V | - | - | 1000 | μΑ | | V <sub>th1+</sub> | threshold voltage | standby $\rightarrow$ mute; (2) | - | 1.6 | 2.0 | V | | $V_{th1-}$ | threshold voltage | $mute \to standby; \qquad (2)$ | 0.8 | 1.0 | - | V | | V <sub>ms</sub> H1 | hysteresis (V <sub>th1+</sub> ) - (V <sub>th1-</sub> ) | | - | 600 | - | mV | | V <sub>th2+</sub> | threshold voltage | mute $\rightarrow$ on; (2) | - | 3.8 | 4.0 | V | | V <sub>th2-</sub> | threshold voltage | on $\rightarrow$ mute; (2) | 3.0 | 3.2 | - | V | | V <sub>ms</sub> H2 | hysteresis (V <sub>th2+</sub> ) - (V <sub>th2-</sub> ) | | - | 600 | - | mV | | Audio input | | , | | | • | • | | V <sub>in</sub> DC | DC input level | (2) | | 0 | | V | | Amplifier ou | itputs | | | • | | | | v <sub>oo</sub> | output offset voltage | on and mute (2) | - | - | 150 | mV | | $ \Delta V_{OO} $ | delta output offset voltage | on $\leftrightarrow$ mute (2) | - | - | 80 | mV | | Stabilizer 12 | 2V | | | | | | | V <sub>stabi</sub> | Stabilizer output voltage | mute and operating (3) | 11 | 13 | 15 | V | | I <sub>stabi</sub> max | Stabilizer max. output current | mute and operating | 10 | | | mA | #### **Notes** - 1. The circuit is DC adjusted at $V_p = \pm 15$ to $\pm 30$ V. - 2. With respect to SGND (0 V). - 3. With respect to $V_{SS}$ Fig. 5 Mode select pin ## 12. Switching characteristics $V_p$ = $\pm 25$ V; $T_{amb}$ = 25 °C; measured in Fig. 8; unless otherwise specified. | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |-----------------------|---------------------------------------|--------------------------------------------------|------|--------------|-------------|------| | Switching f | requency | , | • | | | | | f <sub>oscTYP</sub> | typical oscillator frequency | $R_{OSC} = 30.0 \text{ kohm}$ | 309 | 317 | 329 | kHz | | f <sub>oscTYP</sub> | typical oscillator frequency | R <sub>OSC</sub> = 27 kohm, see reference design | | 360 | | kHz | | f <sub>osc</sub> | oscillator frequency range | Note 1 | 210 | | 600 | kHz | | V <sub>OSC</sub> | maximum voltage at OSC pin | frequency tracking | | | SGND+<br>12 | V | | V <sub>OSC_trip</sub> | Triplevel at OSC pin for tracking | frequency tracking - | | SGND+<br>2.5 | - | V | | f <sub>track</sub> | frequency range for tracking | frequency tracking | 210 | | 600 | kHz | | V <sub>OSC</sub> EXT | Amplitude at OSC pin for tracking | Note 2 | tbf | - | tbf | V | | PWM outpu | t | | • | | | • | | t <sub>r</sub> | rise time output voltage | | - | 30 | - | ns | | t <sub>f</sub> | fall time output voltage | | - | 30 | - | ns | | t <sub>blank</sub> | blanking time | | - | 40 | - | ns | | t <sub>min</sub> | minimal pulse width | note 3 | - | 190 | 240 | ns | | R <sub>ds_on</sub> | R <sub>DS_ON</sub> output transistors | | - | 0.2 | 0.3 | ohm | Note 1: frequency set with Rosc, according to formula in functional description Note 2: for tracking the external oscillator has to switch around (SGND+2.5V) with a minimum amplitude of $V_{OSC}{}^{EXT}$ Note 3: The effective minimal pulse width during clipping is t<sub>min</sub>/2 For the practical useable minimal and maximal duty cycle which determines the maximum output power: $$(t_{min} \cdot f_{osc} \, / \, 2) \cdot 100\% \ \ \, < \ \, duty \ cycle \ \ \, < \ \, (1 \, - \, (t_{min} \cdot f_{osc}) \, / \, 2 \, ) \cdot 100\%$$ Using the typical values: 2 x 50 W class-D audio amplifier ## 13. Dynamic AC characteristics #### Single ended application $V_p$ = $\pm 25$ V; $R_L$ = 8 $\Omega$ ; $f_i$ = 1 kHz; $T_{amb}$ = 25 °C; measured in Fig. 9; unless otherwise specified. | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |-------------------|-----------------------------------------|------------------------------------------------------|-------|------|------|------| | Po | output power, R <sub>LOAD</sub> = 8 ohm | $V_p = \pm 25 \text{ V; THD} = 0.5\%$ | 25 *) | 30 | - | W | | | | $V_p = \pm 25 \text{ V; THD} = 10\%$ | 30 *) | 37 | - | W | | | output power, R <sub>LOAD</sub> = 4 ohm | $V_p = \pm 21 \text{ V; THD} = 0.5\%$ | 30 *) | 40 | - | W | | | | $V_p = \pm 21 \text{ V; THD} = 10\%;$ | 40 *) | 50 | - | W | | | output power, R <sub>LOAD</sub> = 8 ohm | $V_p = \pm 30 \text{ V}; \text{ THD} = 0.5\%;$ | - | 40 | - | W | | | | $V_p = \pm 30 \text{ V; THD} = 10\%;$ | - | 52 | - | W | | THD | total harmonic distortion | P <sub>o</sub> = 1 W; note 1 | | | | | | | | f <sub>i</sub> = 1 kHz | - | 0.01 | 0.05 | % | | | | f <sub>i</sub> = 10 kHz | - | 0.1 | - | % | | G <sub>v</sub> | closed loop voltage gain | | 29 | 30 | 31 | dB | | η | efficiency | $P_0 = 30 \text{ W}; f_i = 1 \text{ kHz};$<br>note 2 | 85 | 90 | - | % | | SVRR | supply voltage ripple rejection | on; $f_i = 100 \text{ Hz}$ ; note 3 | - | 55 | - | dB | | | | on; $f_i = 1 \text{ kHz}$ ; note 4 | 40 | 50 | - | dB | | | | mute; $f_i = 100 \text{ Hz}$ ; note 3 | - | 55 | - | dB | | | | standby; f <sub>i</sub> =100 Hz; note 3 | - | 80 | - | dB | | Z <sub>i</sub> | input impedance | | 45 | 68 | | kΩ | | V <sub>n(o)</sub> | noise output voltage | on; $R_s = 0 \Omega$ ; note 5 | - | 220 | 400 | μV | | | | on; $R_s = 10 \text{ k}\Omega$ ; note 6 | - | 230 | - | μV | | | | mute; note 7 | - | 220 | - | μV | | $\alpha_{cs}$ | channel separation | note 8 | - | 70 | - | dB | | $ \Delta G_v $ | channel unbalance | | - | - | 1 | dB | | Vo | output signal in mute | note 9 | - | - | 400 | μV | | CMRR | common mode rejection ratio | $V_{i(CM)(rms)} = 1 V$ | - | 75 | - | dB | Note \*) indirect measurement based on Rds\_on measurement #### Notes - Total Harmonic Distortion is measured in a bandwidth of 22 Hz to 22 kHz. When distortion is measured using a lower order lowpass filter a significant higher value will be found, due to the switching frequency outside the audio band. - 2. Output power measured across the loudspeaker load. - 3. $V_{ripple} = V_{ripple(max)} = 2 V (p-p)$ ; $f_i = 100 Hz$ ; $R_s = 0 \Omega$ . - 4. $V_{ripple} = V_{ripple(max)} = 2 \text{ V (p-p); } f_i = 1 \text{ kHz; } R_s = 0 \text{ } \Omega.$ - 5. B = 22 Hz to 22 kHz; $R_s = 0 \Omega$ . - 6. B = 22 Hz to 22 kHz; $R_s$ = 10 k $\Omega$ . - 7. B = 22 Hz to 22 kHz; independent of $R_s$ . - 8. $P_0 = \text{tbf W}; R_s = 0 \Omega.$ - 9. $V_i = V_{i(max)} = 1 V (RMS)$ . ## Mono BTL application $V_p = \pm 21 \text{ V}$ ; $f_i = 1 \text{ kHz}$ ; $T_{amb} = 25 \,^{\circ}\text{C}$ ; measured in Fig. tbf; unless otherwise specified. | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |-------------------|-----------------------------------------|-----------------------------------------|-------|------|------|------| | Po | output power, R <sub>LOAD</sub> = 8 ohm | $V_p = \pm 21V$ ; THD = 0.5% | 70 *) | 80 | - | W | | | | $V_p = \pm 21V$ ; THD = 10% | 80 *) | 100 | - | W | | THD | total harmonic distortion | P <sub>o</sub> = 1 W; note 1 | | | | | | | | f <sub>i</sub> = 1 kHz | - | 0.01 | 0.05 | % | | | | f <sub>i</sub> = 10 kHz | - | 0.1 | - | % | | G <sub>v</sub> | closed loop voltage gain | | 35 | 36 | 37 | dB | | SVRR | supply voltage ripple rejection | on; f <sub>i</sub> = 100 Hz; note 3 | - | 49 | - | dB | | | | on; $f_i = 1 \text{ kHz}$ ; note 4 | 36 | 44 | - | dB | | | | mute; $f_i = 100 \text{ Hz}$ ; note 3 | - | 49 | - | dB | | | | standby; f <sub>i</sub> =100 Hz; note 3 | - | 80 | - | dB | | Z <sub>i</sub> | input impedance | | 22 | 34 | | kΩ | | V <sub>n(o)</sub> | noise output voltage | on; $R_s = 0 \Omega$ ; note 5 | - | 280 | 500 | μV | | | | on; $R_s = 10 \text{ k}\Omega$ ; note 6 | - | 300 | - | μV | | | | mute; note 7 | - | 280 | - | μV | | V <sub>o</sub> | output signal in mute | note 8 | - | - | 500 | μV | | CMRR | common mode rejection ratio | $V_{i(CM)(rms)} = 1 V$ | - | 75 | - | dB | #### **Notes** - 1. Total Harmonic Distortion is measured in a bandwidth of 22 Hz to 22 kHz. When distortion is measured using a low order lowpass filter a significant higher value will be found, due to the switching frequency outside the audio band. - 2. Output power measured across the loudspeaker load. - 3. $V_{ripple} = V_{ripple(max)} = 2 V (p-p)$ ; $f_i = 100 Hz$ ; $R_s = 0 \Omega$ . - 4. $V_{ripple} = V_{ripple(max)} = 2 V (p-p)$ ; $f_i = 1 \text{ kHz}$ ; $R_s = 0 \Omega$ . - 5. B = 22 Hz to 22 kHz; $R_s$ = 0 $\Omega$ . - 6. B = 22 Hz to 22 kHz; $R_s$ = 10 k $\Omega$ . - 7. B = 22 Hz to 22 kHz; independent of $R_s$ . - 8. $V_i = V_{i(max)} = 1 \text{ V (RMS)}.$ - \*) indirect measured, based on Rds\_on measurement #### 2 x 50 W class-D audio amplifier ## 14. Test information ## To be finished Figure 8. Test circuti ## 15. Application information #### Reference design Fig.9 Application circuit for stereo single-ended application Tentative specification 14 #### **BTL** application For using the system in mono BTL application (for more output power), the inputs of both channels must be connected in parallel. The phase of one the inputs must be inverted. In principle the loudspeaker can be connected between the outputs of the two single-ended demodulation filters. #### **MODE** pin For correct operation the switching voltage at the mode pin should be de-bounced. If the mode pin is driven by a mechanical switch an appropriate debouncing low pass filter should be used. If the mode pin is driven by an electronic circuit or micro controller then it should remain for at least 100ms at the mute voltage level (V<sub>th1+</sub>) before switching back to the standby voltage level. #### **External clock** See Fig. 10 for a external clock oscillator circuit. #### **Output power** The output power in several applications can be estimated using: for single ended: Pout\_1% = $$\frac{\left( \frac{R_{LOAD}}{R_{LOAD} + R_{DS\_ON} + R_s} \cdot Vp \left( 1 - t_{min} \cdot f_{osc} \right) \right)^2}{2 \cdot R_{Load}}$$ the maximum current: lout^ = $$\frac{Vp \left( 1 - t_{min} \cdot f_{osc} \right)}{R_{LOAD} + R_{DS\_ON} + R_s}$$ should not exceed 5 Amp for BTL : Pout\_1% = $$\frac{\left( \frac{R_{LOAD}}{R_{LOAD} + 2 \left( R_{DS\_ON} + R_s \right)} \cdot 2Vp \left( 1 - t_{min} \cdot f_{osc} \right) \right)^2}{2 \cdot R_{Load}}$$ the maximum current: lout^ = $$\frac{2 Vp \left( 1 - t_{min} \cdot f_{osc} \right)}{R_{LOAD} + 2 \left( R_{DS\_ON} + R_s \right)}$$ should not exceed 5 Amp While: R<sub>LOAD</sub> =Load impedance Rs =Serie resistance of filter coil Pout\_1% =Output power just at clipping Pout\_10% = Output power at THD = 10% Pout\_10% =1.25 x Pout\_1% ## 16. Package outline ## HSOP24: plastic, heatsink small outline package; 24 leads SOT566 ## DIMENSIONS (mm are the original dimensions) | | ·····, | | | | | | | | | | | | | | | | | | | | | | | |----|--------|-----------|----------------|----------------|------|--------------|--------------|-------------------------|----------------|----------------|------------------|----------------|----------------|-----|--------------|------------|------------|------|------|------|-----|------------|----| | UN | IT m | A<br>nax. | A <sub>1</sub> | A <sub>2</sub> | Аз | bp | С | <b>D</b> <sup>(1)</sup> | D <sub>1</sub> | D <sub>2</sub> | E <sup>(1)</sup> | E <sub>1</sub> | E <sub>2</sub> | е | HE | Lp | Q | ٧ | W | x | у | Z | θ | | m | n 3 | 3.7 | 0.3<br>0.1 | 3.5<br>3.2 | 0.35 | 0.53<br>0.40 | 0.32<br>0.23 | 16.0<br>15.8 | 13.0<br>12.6 | 1.1<br>0.9 | 11.1<br>10.9 | 6.2<br>5.8 | 2.9<br>2.5 | 1.0 | 14.5<br>13.9 | 1.1<br>0.8 | 1.7<br>1.5 | 0.25 | 0.25 | 0.03 | 0.1 | 2.7<br>2.2 | 98 | #### Note 1. Plastic or metal protrusions of 0.25 mm maximum per side are not included. | OUTLINE | | REFER | EUROPEAN | ISSUE DATE | | | |----------|-----|----------------|----------|------------|------------|------------| | VERSION | IEC | IEC JEDEC EIAJ | | | PROJECTION | ISSUE DATE | | SOT566-1 | | | | | <b>₩</b> | 00-03-24 |