# 169 49P #### FOR INFRARED RAY REMOTE CONTROL RECEIVER The TC9149P/TC9150P is LSI designed for use on the infrared ray remote control receiver, and when this LSI is used in combination with LSI TC9148P for transmitter, the remote control system can be constructed. The TC9149P is DIF 16 PIN type and is capable of controlling 10 functions, while the TC9150P is DIP 24 PIN type and is capable of controlling 18 functions. - Able to output parallely multiple keying signals sent from the transmitter. - (The TC9149P is able to output parallely up to 5 functions, while the TC9150P is able to output parallely up to 6 functions.) - Output for single pulse, hold pulse and cyclic pulse are provided. - (Cyclic pulse is available only for TC9150P.) - A single terminal type oscillator by means of CR is provided. - Code detection circuit provided for code check with the transmitter prevents interferences from various types of machines and apparatus. #### MAXIMUM RATINGS (Ta=25°C) | CHARACTERISTIC | SYMBOL | RATING | UNIT | | |-----------------------|-----------------------------------|---------------------------------------------|------|--| | Supply Voltage | V <sub>DD</sub> 0 ∿ 6 | | V | | | Input/Output Voltage | v <sub>IN</sub> ,v <sub>OUT</sub> | V <sub>SS</sub> -0.3 ∿ V <sub>DD</sub> +0.3 | V | | | Power Dissipation | PD | 200 | mW | | | Operating Temperature | Topr | -20 ∿ 75 | °C | | | Storage Temperature | T <sub>stg</sub> | -55 ∿ 125 | °C | | Lead pitch is 2.54 and tolerance is ±0.25 against theoretical center of each lead that is obtained on the basis of No.24 leads. | JEDEC | <del>-</del> | |---------|--------------| | TOSHIBA | 6D24A-P | T-77-11 #### PIN CONNECTIONS TOSHIBAT ELECTRONIC DE TC9149P, TC9150P 下77-11 #### | CHARACTERI | SYMBOL | TEST<br>CIRCUIT | TEST CONDITION | MIN. | TYP. | MAX. | UNIT | | |-----------------------------------------------------|---------------------------------------------|----------------------------|----------------|---------------------------------------|------------|------|------|-----| | Operating Suppl | y Voltage | $v_{\mathrm{DD}}$ | _ | Ta=-20 ~ 75°C | 4.5 | ~ | 5.5 | v | | Operating Suppl | | IDD | - | Output without Load | - | - | 1.0 | mA | | Oscillation Fre | quency | fosc | - | $Ta=-20~75^{\circ}C, V_{DD}=4.5~5.5V$ | 27 | ~ | 57 | kHz | | | Standard OSC Frequency | | - | | _ | 38 | - | kHz | | Frequency by VD | Variance of Oscillation<br>Frequency by VDD | | - | Ta=25°C, V <sub>DD</sub> =4.5 ∿ 5.5V | <b>-</b> 5 | - | 5 | % | | Variance of Oscillation<br>Frequency by Temperature | | <b>∆</b> T <sub>fOSC</sub> | - | Ta=-30 ∿ 75°C | <b>-</b> 5 | _ | 5 | % | | Output Current | "H" Level | IOH | - | all output, VOH=4V | _ | | -1.0 | πA | | output ourrent | "L" Level | IOL | | | 1.0 | _ | - | mA | | Input Current | nput Current "H" Level | | - | CODE Terminal, V <sub>IH</sub> =5.0V | -1.0 | _ | 1.0 | μA | | Pull-up Resistor | | Rup | - | CODE Terminal . | 10 | 20 | 40 | kΩ | | Input Circuit Threshold<br>Voltage | | VIN | - | R <sub>x</sub> Terminal | 2.0 | 2.5 | 3.0 | v | | Hysteresis Width | | V <sub>HIS</sub> | _ | R <sub>X</sub> Terminal | ٠ _ | 0.8 | | v | #### DESCRIPTION OF TERMINALS | | DESCRIPTION OF TERMINALS | | | | | | | | | |---------------|--------------------------|-----------------------------------|------------------------------|----------------------------------------------------------------------------------------------------------------|--------------------------------|--|--|--|--| | PIN<br>16 PIN | NO.<br>24 PIN | SYMBOL | TERMINAL | FUNCTION/OPERATION | INPUT/OUTPUT-<br>CONFIGURATION | | | | | | 1 | 1 | GND | GND | | <del></del> | | | | | | 2 | 2 | R <sub>x</sub> IN | Receiving<br>signal<br>Input | Instruction signal with carrier signal eliminated is input. | <b>↓</b> ₩₩₩₩ | | | | | | 3∿7 | _ | нр1∿нР5 | 1 | As long as receiving signal is | ~ \ | | | | | | | 318 | нр1∿нр6 | signal<br>Input | input, this output is held at "H" level. | | | | | | | - | 9.10 | CP1.CP2 | Cyclic<br>signal<br>output | When receiving signal is input, output is reversed. | F/F DO- | | | | | | 8∿12 | | SP1∿SP5 | | Output is placed at "H" level : | | | | | | | _ | 11∿20 | SP <sub>1</sub> ∿SP <sub>10</sub> | signal<br>output | only for a fixed time. (about 107 msec) | | | | | | | 13•14 | 21•22 | CODE | Code input | Transmitter code is compared with a code set at this terminal and if they agree each other, input is accepted. | <b>♦</b> | | | | | | | • | | | | Built-in pull-up<br>resistor | | | | | | 15 | 23 | osc | Timing<br>oscillation | A resistor and a capacitor are parallely connected between this terminal and GND. | | | | | | | 16 | 24 | $v_{ m DD}$ | Power Supply | | | | | | | #### FUNCTIONAL DESCRIPTION #### 1. OSCILLATION CIRCUIT Timing with transmitter signal and internal operating clock are all decided by this oscillator. The oscillator has been so far constructed through a combination of a linear amplifier by means of C MOS inverter in IC and 455 kHz ceramic resonator; however, when TC9149P/TC9150P is used, a stable oscillator can be constructed by parallelly connecting C and R between the oscillator and GND by a single terminal oscillator. DE C: 1000pF ±5% (POLYPROPYLENE FILM CAPACITOR SHOULD BE USED.) Oscillation frequency is about 38 kHz $\pm$ 5 kHz at R=39k $\Omega$ and C=1000pF. (Refer to Graph 1 Oscillation Frequency Characteristic) #### 2. RECEIVING SIGNAL INPUT CIRCUIT Signal received by the light receiving element is sent through the amplifier to the detector where 38 kHz carrier wave is eliminated and is input into the receiving signal input circuit. The reciving signal input circuit (Rx IN) has a built-in Schmitt circuit for shaping receiving signal waveform to eliminate rounding. AUDIO DIGITAL IC 7-77-1 #### 3. RECEIVING SIGNAL CHECK The receiving signal check is to check 2 cycle transmitting signal sent from the transmitter to determine if it is normal signal. First, the first data is stored in the 12-bits shift register. Then, when the second data is put into the shift register, data is forced out of the shift register by one bit, where the first data has been stored. Now, pushed out data and incoming data are checked to see if they are same. If an error is caused in the receiving data 12-bits check, the system is reset at that point of time. Conversely, when all receiving data are OK, output is raised from "L" level to "H" level. The status of receiving data, shift pulse and check pulse is shown above. Shift pulse is provided in the data center by taking frequency margins of the transmitter and the receiver into consideration. \*\*\*\*TOSHIBA T-77-11 Code Comparison To prevent interference with other models, C1, C2 and C3 code bits are provided for checking whether the transmitter and receiver codes agree each other. Only when both codes agreed, internal latch strobe pulse is generated to latch receiving data and output is raised from "L" level to "H" level. If both codes do not agree, no latch strobe pulse is generated and output remains at "L" level. Code bits used differ depending upon receiver as shown below: | CODE BIT | | | | | | | | |----------------|----------------|--|--|--|--|--|--| | o <sub>1</sub> | o <sub>2</sub> | | | | | | | | СЗ | c <sub>2</sub> | | | | | | | | 1 | 0 | | | | | | | | 0 - | 1 | | | | | | | | 1 | 1 | | | | | | | TC9149P .... C2,C3 CODE BIT TC9150P .... C1,C2 CODE BIT \* CODE BIT '0'.'0' CANNOT BE USED. #### 4. INITIALIZATION AT TIME OF POWER ON In order to initialize the internal status at time of power ON, it is necessary to perform the initialization. The initialization is carried out when a capacitor is connected to the code bit terminal. - \* In case of TC9149P, connect a capacitor to C2 and C3. - \* A capacitor for initialization is unnecessary for the terminal for which Code Bit "0" is selected. However, Code Bit "0". "0" cannot be used. Either one terminal must be set at "H". assessa Audio Digital ICasa #### アーファー1 # TC9149P, TC9150P 5. EXPLANATION OF OUTPUT PULSE SP, HP, CP 5-1. SP1 - SP10 (Single pulse) After checking 12-bits receiving data, if data agree and OK, single pulse is output. Output is raised from "L" level to "H" level and returned again to "L" level after about $107\ \mathrm{msec.}$ 5-2. HP1 - HP6 (Hold pulse) Hold pulse is output by the first latch strobe pulse after key ON. Output is kept at "H" level as long as Continuous Signal is input. When the key is released and continuous signal is stopped, about 160 msec later, output is reversed to "L" level by the last latch strobe pulse. Further, HP1 - HP6 are able to parallelly and simultaneously max sextet outputs at "H" level by continuous signal sent from the transmitter. These outputs are optimum as outputs of REC-PALY, REC-PAUSE, and ${\tt CUE/REVIEW}$ of a tape deck. T-77-11 5-3. CP1, CP2 (Cyclic pulse) When single-shot signal is received, cyclic pulse output is reversed. This cyclic pulse is used for power ON/OFF, MUTE, etc. #### 6. CODE ALLOCATION (KEY No. is of TC9148P) | KEY | | | | | | | | | | | | |-----|---|-------|----|----|----|-----|----------------|----------------|----|-------------------------|------------------| | М | Н | $s_1$ | 82 | к1 | К2 | кз | K <sub>4</sub> | К <sub>5</sub> | К6 | FUNCTION OF INSTRUCTION | | | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | CONTINUOUS SIGNAL | нРј | | 2 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | " | HP <sub>2</sub> | | 3 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | " | HP3 | | 4 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | .0 | 0 | " | HP <sub>4</sub> | | 5 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | // | HP <sub>5</sub> | | 6 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | " | HP <sub>6</sub> | | 7 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | SINGLESHOT SIGNAL | sP <sub>1</sub> | | 8 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 11 | sP <sub>2</sub> | | 9 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | . " | SP3 | | 10 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | " | SP <sub>4</sub> | | 11 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | " | SP <sub>5</sub> | | 12 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | " | SP <sub>6</sub> | | 13 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | · 0 | 0 | " | SP7 | | 14 | 0 | 0 | 1 | 0 | 1 | 0 - | 0 | 0 | 0 | " | SP <sub>8</sub> | | 15 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | " | SP <sub>9</sub> | | 16 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | " | 8P <sub>10</sub> | | 17 | 0 | 0 | 1 | 0 | 0 | 0 | o | 1 | 0 | CYCLIC SIGNAL | CP <sub>1</sub> | | 18 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 11 | CP2 | ${\tt C1}$ - ${\tt C3}$ code bits are available in addition to the above data bits for optional code selection. TC9150P can use all keys, but TC9149P is able to use KEY1 $\sim 5$ and KEY7 $\sim 11$ only for 10 commands. T-77-1 # TC9149P, TC9150P T C 9 1 4 9 P CONTROL SIGNAL 3. TC9150P CIRCUIT GND R<sub>X</sub> INPUT - \* R should be $38k\Omega \pm 5\%$ . - \* C should be polypropylene film capacitor having good temperature characteristics 1000 pF $\pm\,5\%$ T-77-1 #### NOTE FOR APPLICATION CIRCUIT 1. COMBINATION OF TC9148P/TC9149P CODE BITS. (TABLE 1) TC9148P TC9149P C1 C2 C3 C2 C3 1 1 0 1 0 1 0 1 0 1 1 1 1 1 1 (EXAMPLE 1) IN CASE CODE C2=1 AND C3=0 The combination of code bits of TC9148P and TC9149P is shown in Table 1 $\,$ To make Code Bit to "1" on TC9148P, connect diodes to CODE terminal from $T_1 \sim T_3$ Terminals. To set Code Bit at "0", open the circuit. TC9149P has C2 and C3 code terminals. Code bit of C1 has been pulled up in IC and C1 is always kept at "1" status. Therefore, on Transmitter TC9148P it is necessary to keep C1 code bit at "1". Example 1 is the external circuit diagram when Code Bit C2=1, and C3=0. #### 2. COMBINATION OF TC9148P/50P CODE BITS (TABLE 2) | T | 09148 | P | TC9150P | | | | |----------------|-------|----|----------------|----|--|--| | c <sub>1</sub> | C2 | Св | c <sub>1</sub> | C2 | | | | 1 | 0 | 1 | 1 | 0 | | | | 0 | 1 | 1 | О | 1 | | | | 1 | 1 | 1 | 1 | 1. | | | T-77-11 # TC9149P, TC9150P (EXAMPLE 2 ) IN CASE CODE ${\tt C_1=1}$ and ${\tt C_2=0}$ The combination of Code Bits of TC9148P and TC9150P is shown in Table 2 $\,$ On TC9150P, C3 code has been pulled up in IC and always kept at "1" status. Therefore, it is necessary to keep Code Bit C3 of Transmitter TC9148P at "1". To keep Code Bit C3 at "1", connect a diode to CODE Terminal from T3 Terminal. Example 2 is an example of the circuit when Code Bit Cl=1 and C2=0. 3. If input voltage above $V_{DD}$ + 0.3V may possibly be applied to Rx Input Terminal (2 PIN), connect resistors of about $10k\Omega$ in series to Rx Input Terminal. (This is to prevent latch-up.) TOSHIBA, ELECTRONIC D2 DE 9097247 0018056 0 # TC9149P, TC9150P 丁-77-1 #### OSCILLATION FREQUENCY CHARACTERISTICS EMEAUDIO DIGITAL IC