# MITSUBISHI LSIS ### 1024-BIT(64-WORD BY 16-BIT) ELECTRICALLY ALTERABLE ROM #### DESCRIPTION The M58655P is a serial input/output 1024bit electrically erasable and reprogrammable ROM organized as 64 words of 16 bits, and fabricated using MNOS technology. Data and addresses are transferred serially via a one-bit bidirectional bus. #### **FEATURES** - Word-by-word electrically alterable - Non-volatile data storage . . . . . . . . . 10 years (min) - Typical power supply voltages . . . . . . -30V, +5V - Number of erase-write cycles . . . . . . . 10<sup>5</sup> times (min) - Number of read access unrefreshed. . .109 times (min) - 5V I/O interface #### **APPLICATION** Non-volatile channel memories for electronic tuning systems and field-reprogrammable read-only memory systems #### **FUNCTION** The address is designated by two consecutive one-of-eight coded digits. Seven modes—accept address, accept data, shift data output, erase, write, read, and standby—are all selected by a 3-bit code applied to $C_1$ , $C_2$ , and $C_3$ . Data is stored by internal negative writing pulses that selectively tunnel charges into the $SiO_2-Si_3N_4$ interface of the gate insulators of the MNOS memory transistors. ## PIN DESCRIPTION | Pin | Name | Functions | |-------------------------------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1/0 | 1/0 | In the accept address and accept data modes, used for input. In the shift data output mode, used for output. In the standby read, erase and write modes, this pin is in a floating state. | | VM | Test | Used for testing purposes only. It should be left unconnected during normal operation | | Vss | Chip substrate voltage | Normally connected to +5V. | | V <sub>GG</sub> | Power supply voltage | Normally connected to =30V. | | CLK | Clock input | Required for all operating modes, when $\overline{\text{CS}}$ is low. | | C <sub>1</sub> C <sub>3</sub> | Mode control input | Used to select the operation mode | | V <sub>GND</sub> | Ground voltage | Connected to ground (OV) | | <del>C</del> S | Chip select | Used for chip selection in "L" | #### **OPERATION MODES** | C1 | C2 | C3 | Functions | |----|----|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | н | н | н | Standby mode. The contents of the address registers and the data register remain unchanged. The output buffer is held in the floating state. | | н | н | L | Not used | | н | L | Н | Erase mode. The word stored at the addressed location is erased. The data bits after erasing are all low level | | н | L | L | Accept address mode. Data presented at the I/O pin is shifted into the address registers one bit with each clock pulse. The address is designated by two one-of-eight-coded digits. 64-word address is assigned in this mode. | | L | н | н | Read mode. The addressed word is read from the memory into the data register. | | L | н | L | Shift data output mode. The output driver is enabled and the contents of the data register are shifted to the LO pin one bit with each clock pulse. | | L | L | н | Write mode. The data contained in the data register is written into the location designated by the address registers | | L | L | L | Accept data mode. The data register accepts serial data from the LO bin one bit with each clock pulse. The address registers remain unchanged. | #### **ABSOLUTE MAXIMUM RATINGS** | Symbol | Parameter | Conditions | Ratings | Unit | |----------------|-----------------------|---------------------|---------|------| | $V_{GG}$ | Supply voltage | | 0.3~-40 | V | | V <sub>1</sub> | Input voltage | With respect to VSS | 0.3~-20 | V | | V <sub>0</sub> | Output voltage | | 0.3~-20 | V | | Tstg | Storage temperature | | -40~125 | τ | | Topr | Operating temperature | | -10~70 | τ | ## RECOMMENDED OPERATING CONDITIONS (Ta = -10 ~70 °C, unless otherwise noted) | Symbol | | | | Unit | | |---------------------------------|--------------------------|----------------------|------|-----------------------|-----| | | Parameter | Min | Nom | Max | Omt | | V <sub>GG</sub> V <sub>SS</sub> | Supply voltage | . 32.2 | - 35 | - 37 . 8 | V | | Vss-VgND | Supply voltage | 4.75 | 5 | 6 | V | | VIH | High-level input voltage | V <sub>SS</sub> - 1 | | V <sub>SS</sub> → 0.3 | ٧ | | VIL | Low-level input voltage | V <sub>SS</sub> -6.5 | | V SS -4.25 | V | **ELECTRICAL CHARACTERISTICS** ( $T_a = -10 \sim 70 \, \text{C}$ , $V_{GG} - V_{SS} = -35 \text{V} \pm 8 \, \text{\%}$ , $V_{SS} - V_{GND} = 5 \, \text{V} - 5 \, \text{\%}$ , unless otherwise noted) | Symbol | _ | | | 11-14 | | | |-----------------|-----------------------------------------------------|------------------------------------------|---------------------|-------|-----------------------|------| | | Parameter | Test conditions | Min | Тур | Ma× | Unit | | ViH | High-level input voltage | | V <sub>SS</sub> - 1 | | V <sub>SS</sub> + 0.3 | V | | VIL | Low-level input voltage | | Vss-6.5 | | V SS-4.25 | ٧ | | I <sub>IL</sub> | Low-level input current CLK, C1, C2, C3, I/O | V <sub>1</sub> - V <sub>SS</sub> = -6.5V | -10 | | + 10 | μΑ | | R <sub>I</sub> | Input pull-up resistance, CS | | | 30 | | kΩ | | IozL | Off-state output current, low-level voltage applied | $V_{0}-V_{SS}=-6.5V$ | -10 | | + 10 | μΑ | | VoH | High-level output voltage | $I_{OH} = -200\mu A$ | V <sub>SS</sub> - 1 | | | ٧ | | VoL | Low-level output voltage | I <sub>OL</sub> = 80µA | | | V <sub>GND</sub> +0.5 | V | | lgg : | Supply current from VGG | $I_{O} = 0\mu\Delta$ | | 5.5 | 8.8 | mA | Note 1: Typical values are at Ta = 25°C and VGG-VSS = -35V TIMING REQUIREMENTS (Ta = $-10 \sim 70 \, \text{C}$ , V<sub>GG</sub>-V<sub>SS</sub> = $-35 \, \text{V} \pm 8 \, \%$ , V<sub>SS</sub>-V<sub>GND</sub> = $5 \, \text{V} - 5 \, \%$ , unless otherwise noted ) | Symbol | Parameter | Test conditions | 1 | Limits | | | |---------------------------------|-------------------------------------------------------------|-----------------|-----|--------|-----|------| | | | | Min | Тур | Max | Unit | | T <sub>L(\$\phi)</sub> | Negative clock pulse width | | 30 | | | μS | | Τ <sub>H(φ)</sub> | Positive clock pulse width | | 33 | | | μS | | T <sub>(\$\phi\$)</sub> | Clock period | | | | 300 | μS | | t <sub>w</sub> | Write time | | 16 | 20 | 24 | ms | | t <sub>E</sub> | Erase time | | 16 | 20 | 24 | ms | | t <sub>r</sub> , t <sub>f</sub> | Risetime, fall time | | | | 1 | μS | | t <sub>su</sub> | Control setup time before the fall of the clock pulse | | 1 | | | μS | | t <sub>h</sub> | Control hold time after the rise of the clock pulse | | 0 | | | μS | | t <sub>ss</sub> | Clock control setup time before the fall of $\overline{CS}$ | | 1 | | | μS | | t <sub>hs</sub> | Clock control hold time after the rise of CS | | 1 | | | μS | SWITCHING CHARACTERISTICS (Ta = - 10 ~ 70 °C, VGG = - 35 V $\pm$ 8 %, unless otherwise noted ) | Symbol | Parameter | Alternative symbols | Test conditions | | 11-14 | | | |--------|-------------------------------------------|---------------------|----------------------------------------------------------------------------|-----|-------|-----|-------| | | | | | Min | Тур | Max | Unit | | ta(c) | Read access time | tpw | $C_L = 100 pF$ $V_{OH} = V_{SS} - 2V$<br>$V_{OL} = V_{GND} + 1.5V$ | | | 20 | μs | | | Unpowered nonvolatile data retention time | Ts. | $N_{EW} = 10^4$ , $t_{W(E)} = 20 \text{ ms}$<br>$t_{W(E)} = 20 \text{ ms}$ | 10 | | | Year | | ts | | Ts | $N_{EW} = 10^5$ , $t_{W(W)} = 20 \text{ ms}$<br>$t_{W(E)} = 20 \text{ ms}$ | 1 | | | | | New | Number of erase/write cycles | Nw | | 105 | | | Times | | NRA | Number pF read access unrefreshed | NAA | | 109 | | | Times | | tdv | Data valid time | tpw | | | | 20 | μS | #### TIMING DIAGRAM Accept Address Mode (16 clocks) CS: L Note 2. The addresses from $A_{00}$ to $A_{77}$ are designated by two one-of-eight coded digits. The above figure shows designation of address $A_{77}$ ## Shift Data Output Mode (16 clocks) #### Timing of clock, C<sub>1</sub>, C<sub>2</sub>, C<sub>3</sub>, and data input Note 3 $|C_i| \sim C_3$ and accept data are interchnageable while the clock is set high. ## Timing of clock, C1, C2, C3, and data input #### **Operation flowchart** #### Rewriting flowchart Note 4: One or more clock are required for standby between modes. - Set CS to the low level after the lapse of t<sub>ss</sub> and CLK has been set high and C<sub>1</sub> ~ C<sub>3</sub> have been set to the standby mode. - 6: Keep CLK to the high level and C<sub>1</sub> ~ C<sub>3</sub> to "standby" from the time when CS is set high to the lapse of the. #### Read Flowchart ## **Power-on/off Conditions** With power-on, $V_{GG}$ is applied after $V_{SS}$ has been applied. With power-off, $V_{SS}$ is cut after $V_{GG}$ has been cut. For power-on and off, hold $\overline{CS}$ in $V_{SS}$ or floating state. The recommended timing chart for power-on and off is as follows.