INTEGRATED CIRCUITS



Preliminary specification Supersedes data of 1995 Mar 08 File under Integrated Circuits, IC02 1996 Mar 11



**Philips Semiconductors** 

## Satellite sound receiver with I<sup>2</sup>C-bus control

### **TDA8745**

### **FEATURES**

- On-chip frequency synthesizer and mixer:
  - tuning range 4 to 9.77 MHz
  - reference oscillator 4 MHz (using a crystal or 4 MHz frequency source)
- IF input switches allowing selection of various IF bandwidths (wide or narrow)
- Demodulation of two audio signals by wide band Phase-Locked Loops (PLLs)
- Audio level control after PLL (modulation depth setting)
- Noise Reduction (NR) bypass for use with main audio signals
- Left, right and mono output  $\left[\frac{1}{2}(I + r)\right]$  on SCART level
- · External audio inputs (for decoder connection)
- Selectable de-emphasis (DEEM) 50 μs, 75 μs, J17 and flat response
- I<sup>2</sup>C-bus control of all functions
- Two selectable addresses
- Carrier presence detector with automatic mute option.

### **ORDERING INFORMATION**



### **APPLICATIONS**

- Satellite receivers
- TV sets
- Video recorders.

### **GENERAL DESCRIPTION**

The TDA8745 is the successor of the TDA8740 and TDA8741. The device contains the functionality of the TDA8740 and TDA8741 together with a synthesizer, mixer and  $I^2$ C-bus control.

The pin numbers mentioned in this publication refer to the SDIP42 package; unless otherwise indicated.

| ТҮРЕ     |        | PACKAGE                                                                                      |          |
|----------|--------|----------------------------------------------------------------------------------------------|----------|
| NUMBER   | NAME   | DESCRIPTION                                                                                  | VERSION  |
| TDA8745  | SDIP42 | plastic shrink dual in-line package; 42 leads (600 mil)                                      | SOT270-1 |
| TDA8745H | QFP44  | plastic quad flat package; 44 leads (lead length 1.3 mm); body $10 \times 10 \times 1.75$ mm | SOT307-2 |

## TDA8745

### QUICK REFERENCE DATA

| SYMBOL              | PARAMETER                                             | CONDITIONS                               | MIN. | TYP. | MAX. | UNIT |
|---------------------|-------------------------------------------------------|------------------------------------------|------|------|------|------|
| V <sub>P1</sub>     | synthesizer and mixer supply voltage                  |                                          | 4.5  | 5.0  | 5.5  | V    |
| V <sub>P2</sub>     | I <sup>2</sup> C-bus supply voltage                   |                                          | 4.5  | 5.0  | 5.5  | V    |
| V <sub>P3</sub>     | general supply voltage                                |                                          | 8.0  | 12.0 | 13.2 | V    |
| I <sub>P1</sub>     | synthesizer and mixer supply current                  |                                          | -    | 37   | 48   | mA   |
| I <sub>P2</sub>     | I <sup>2</sup> C-bus supply current                   |                                          | -    | 0.6  | -    | mA   |
| I <sub>P3</sub>     | general supply current                                |                                          | -    | 35   | 46   | mA   |
| S/N(A)              | signal-to-noise ratio secondary channel               | A-weighted;<br>NR = on; DEEM = 75 μs     | 68   | 77   | -    | dB   |
| V <sub>i(rms)</sub> | input sensitivity (RMS value) baseband input to mixer | S/N(A) = 40 dB;<br>NR = on; DEEM = 75 μs | -    | 0.5  | 1.5  | mV   |
| V <sub>i(rms)</sub> | baseband input voltage (RMS value)                    | THD ≤ 0.5%                               |      |      | 200  | mV   |
| Vo                  | output voltage                                        |                                          | -8   | -6   | -4   | dBV  |
| P <sub>tot</sub>    | total power dissipation                               |                                          | -    | 610  | 800  | mW   |
| T <sub>stg</sub>    | storage temperature                                   |                                          | -65  | -    | +150 | °C   |
| T <sub>amb</sub>    | operating ambient temperature                         |                                          | -20  | -    | +70  | °C   |

### **BLOCK DIAGRAM**



## TDA8745

### PINNING

|                        | PI     | N     |                                                       |
|------------------------|--------|-------|-------------------------------------------------------|
| SYMBOL                 | SDIP42 | QFP44 | DESCRIPTION                                           |
| C <sub>DC R</sub>      | 1      | 39    | DC decoupling capacitor (right channel)               |
| SLF                    | 2      | 41    | synthesizer loop-filter                               |
| BASEBAND IN            | 3      | 42    | baseband input to mixer                               |
| V <sub>P1</sub>        | 4      | 43    | synthesizer and mixer supply voltage (+5 V)           |
| IF OUT                 | 5      | 44    | intercarrier output from mixer                        |
| SYNGND                 | 6      | 1     | synthesizer and mixer ground                          |
| IN-5                   | 7      | 2     | intercarrier input 5/port expansion output 1          |
| IN-6                   | 8      | 3     | intercarrier input 6/port expansion output 2          |
| IN-1                   | 9      | 4     | Intercarrier input 1                                  |
| HFGND                  | 10     | 5     | HF ground                                             |
| IN-2                   | 11     | 6     | intercarrier input 2                                  |
| ADD <sub>sel</sub>     | 12     | 7     | I <sup>2</sup> C-bus address selection                |
| IN-3                   | 13     | 8     | Intercarrier input 3                                  |
| I <sup>2</sup> CGND    | 14     | 9     | I <sup>2</sup> C-bus ground                           |
| IN-4                   | 15     | 10    | intercarrier input 4                                  |
| V <sub>P2</sub>        | 16     | 11    | I <sup>2</sup> C-bus supply voltage (+5 V)            |
| SCL                    | 17     | 12    | I <sup>2</sup> C-bus serial clock input               |
| SDA                    | 18     | 13    | I <sup>2</sup> C-bus serial data input/output         |
| V <sub>ref</sub>       | 19     | 14    | decoupling capacitor for reference voltage            |
| V <sub>P3</sub>        | 20     | 15    | general supply voltage (+12 V)                        |
| O <sub>M</sub>         | 21     | 17    | mono channel output $[\frac{1}{2}(l + r)]$            |
| O <sub>R</sub>         | 22     | 18    | right channel output                                  |
| OL                     | 23     | 19    | left channel output                                   |
| EXT <sub>R</sub>       | 24     | 20    | external audio input (right channel)                  |
| EXTL                   | 25     | 21    | external audio input (left channel)                   |
| C <sub>ATT/REC R</sub> | 26     | 22    | attack/recovery capacitor (right channel)             |
| RECT <sub>R</sub>      | 27     | 23    | rectifier DC decoupling (right channel)               |
| C <sub>NR D R</sub>    | 28     | 24    | noise reduction de-emphasis capacitor (right channel) |
| C <sub>D R</sub>       | 29     | 25    | de-emphasis capacitor (right channel)                 |
| DEEM OUT R             | 30     | 26    | de-emphasis output (right channel)                    |
| C <sub>CL R</sub>      | 31     | 27    | audio pass-through input (right channel)              |
| AFGND                  | 32     | 28    | AF ground                                             |
| C <sub>CLL</sub>       | 33     | 29    | audio pass-through input (left channel)               |
| DEEM OUT L             | 34     | 30    | de-emphasis output (left channel)                     |
| C <sub>DL</sub>        | 35     | 31    | de-emphasis capacitor (left channel)                  |
| C <sub>NR D L</sub>    | 36     | 32    | noise reduction de-emphasis capacitor (left channel)  |
| RECTL                  | 37     | 33    | rectifier DC decoupling (left channel)                |
| C <sub>ATT/REC L</sub> | 38     | 34    | attack/recovery capacitor (left channel)              |

| SYMBOL            | PI     | N     | DESCRIPTION                              |  |
|-------------------|--------|-------|------------------------------------------|--|
| STMBOL            | SDIP42 | QFP44 | DESCRIPTION                              |  |
| PRES DET R        | 39     | 35    | presence detector timing (right channel) |  |
| XTAL              | 40     | 36    | crystal input for 4 MHz oscillator       |  |
| PRES DET L        | 41     | 37    | presence detector timing (left channel)  |  |
| C <sub>DC L</sub> | 42     | 38    | DC decoupling capacitor (left channel)   |  |
| n.c.              | -      | 16    | not connected                            |  |
| n.c.              | _      | 40    | not connected                            |  |



Fig.2 Pin configuration (SDIP42).



## TDA8745

### FUNCTIONAL DESCRIPTION

### Satellite sound

The baseband signal coming from a satellite tuner comprises the demodulated video signal plus a number of sound carriers in the event of reception of a PAL, NTSC or SECAM satellite signal.

Nearest to the video signal is the main sound carrier which carries the mono sound related to the video. This is an FM modulated carrier with a fixed pre-emphasis. The carrier frequency can be in the range of 5.8 to 6.8 MHz.

Additionally, a number of optional secondary sound carriers may be present. These can be used for stereo or multi-language sound related to the video signal, or for unrelated radio sound. These carriers are also FM modulated, and for better sound quality (improved signal-to-noise performance) broadcast satellites (e.g. 'ASTRA') use a noise reduction system (adaptive pre-emphasis circuit, combined with a fixed pre-emphasis). These secondary carrier frequencies can be in the range of 6.30 to 8.28 MHz.

For accurate tuning to the many sound carriers, an internal frequency synthesizer and mixer are used to transfer the sound carriers to intermediate frequencies of 10.7 and 10.52 MHz.

The TDA8745 contains all circuitry for the processing of the main channel and secondary channels, from baseband signal to line (SCART) output drivers. By means of external band-pass filters the desired frequencies coming from the synthesizer/mixer are routed to the IF limiter/demodulator inputs.

### Band-pass filter and mixer

Before the incoming baseband signal is applied to the mixer, the signal is filtered. Related to the sound carriers, the level of the video part of the baseband signal can be much higher, so to avoid overload it is desirable to attenuate the latter, this is also to avoid interference (additional unwanted mix of signals after mixing).

The internal band-pass filter (pass band from approximately 4 to 10 MHz) is completed by a simple external notch filter. The external filter provides substantial attenuation of the video colour carrier. The notch filter is chosen to be external because the required notch frequency is TV standard dependent and also because an accurate on-chip notch filter requires a tuning mechanism (consuming additional chip area).

The mixer is a double-balanced mixer with degeneration, this to accommodate the level of the filter output signal.

The mixer transfers the different sound carrier frequencies to fixed intermediate frequencies of 10.7 and 10.52 MHz. These frequencies are fed via an internal buffer stage to external ceramic band-pass filters before they are routed to the two demodulator inputs. The buffer stage can drive up to three external ceramic band-pass filters (assuming 330  $\Omega$  filter terminations) but this can be increased to four or more by adding an external buffer.

### Synthesizer

The synthesizer consists of the following parts:

- Reference oscillator
- Reference divider
- A 10-bit programmable divider
- · Phase detector
- Charge pump
- Voltage Controlled Oscillator (VCO)
- Divide-by-two circuit.

The reference frequency circuit consists of a 4 MHz crystal oscillator and a divider (by 200). The resulting reference frequency of 20 kHz is fed to the phase detector. The programmable divider consists of a series of cells (divide by 2 or 3) connected as a ripple counter. The minimum division ratio is  $2^n$  and the maximum division ratio is  $2^{n+1} - 1$ .

The programmable divider output signal is also fed to the phase detector. The charge pump provides output current pulses in accordance with the signals from the phase detector. The final tuning voltage for the VCO is provided by the loop filter and a buffer amplifier.

The oscillator frequency range is from 29.04 to 40.94 MHz, depending on the setting of the programmable divider (by the TUN signal). The tuning voltage is clipped to limit the VCO frequency range. The frequency of the oscillator is divided-by-two before it is applied to the mixer (to obtain the desired 10 kHz resolution).

### Left and right channel inputs

A maximum of six inputs are available (pins 9, 11, 13, 15, 7 and 8). External ceramic band-pass filters, which are tuned to the desired intermediate frequencies, route the signals to the inputs.

For stereo purposes the TDA8745 contains two identical secondary sound processing channels (secondary channel 1 will also be referred to as 'left' or 'language 1' and secondary channel 2 as 'right' or 'language 2').

With the input selection every input pin of the left and/or right channel can be independently selected. Input selection for the left channel is controlled by the IL signal and for the right channel by the IR signal.

From the inputs, the signals are coupled to the limiter/amplifier and to the PLL demodulator of each channel. The output signal from the PLL is routed to both the presence detector and audio level control.

The inputs of pins 7 and 8 can be changed into digital outputs for external switching purposes, set by the so called Port Extension bit (PE). Not used inputs should be connected to ground. Note that the inputs of pins 7 and 8 are also floating when not in Port Extension mode.

### Presence detector

The presence detector is used to determine if a carrier is present on the channel of interest. It does so by measuring the amount of high frequency noise (>20 kHz) in the audio signal, which is directly related to the C/N (carrier-to-noise ratio) at the IF input. If a carrier is present, these high frequencies are fairly moderate, if no carrier is present, strong noise components are present.

The audio signal, first high-pass filtered and then rectified, is filtered by the components at pins 41 and 39 (PRES DET L and PRES DET R). The DC level at this pin is then compared with an internal reference voltage. If the level at pins 41 and 39 exceeds this voltage level, the presence detector output goes HIGH (no carrier).

This output signal can be used to drive the output mute (if bit PDM = 1; see Section "Output selection") and can be monitored by reading bits PDL and PDR. The detection level can be modified by changing the leakage resistor at pins 41 and 39, a higher resistor value gives a 'no carrier' response ant C/N levels detected as 'carrier present' with a lower resistor value.

### Audio level control

Each demodulator output signal is amplified in a buffer amplifier and DC decoupled by means of electrolytic capacitors connected to pin 42 (left) and pin 1 (right).

The output level of all channels is -6 dBV typical at a frequency deviation of the FM signal of 54% of the maximum deviation (i.e  $0.54 \times 85 \text{ kHz} = 46 \text{ kHz}$  for the main channel and  $0.54 \times 50 \text{ kHz} = 27 \text{ kHz}$  for the secondary channels) at 1 kHz modulation frequency (reference level).

To adjust for different (main channel) modulation depths used at some satellites the audio level is made adjustable, the signal can be controlled in steps of 1 dB from -12 dB to +3 dB by the LEV signal.

### Noise Reduction (NR)

To improve the quality of the secondary channels, the audio signal is processed at the transmitter side before modulation. For an overall flat audio response the inverse processing must take place after demodulation. This is achieved in the NR.

The NR can be regarded as an input level dependent Low-Pass Filter (LPF) [adaptive de-emphasis system] followed by a fixed de-emphasis. Figure 3 shows the transfer characteristics as function of the input level (normalized to input level, and without the fixed de-emphasis).

At maximum input level (50 kHz frequency deviation, referred to as 0 dB) the frequency response of the first part (i.e. without fixed de-emphasis) is nearly flat (note the small dip around 3 kHz in Fig.3; this is a system attribute). As the input level is X dB lowered, the higher output frequencies will be reduced an extra X dB with respect to the lower frequencies (1 : 2 expansion).

If a main carrier signal is received, the NR can be bypassed at which the signal is fed directly to the de-emphasis circuit. The noise reduction is active when the NR signal (via l<sup>2</sup>C-bus) is logic 1.

### **De-emphasis**

De-emphasis is realized by means of several internal resistors and an external capacitor to ground. Via the  $l^2$ C-bus, the DEM signal can be switched between 50 µs, 75 µs, J17 and no de-emphasis. Figure 4 shows these four different possibilities.

### **Output selection**

With the output selector the output pins 23 and 22 can be switched to the left and right satellite channels (pins 33 and 31) or to the external inputs (pins 25 and 24) for an other signal source or for connection of a decoder box. the OS1 and OS0 bits determine this selection.

Pin 21 is a separate output which delivers the mono channel. The mono signal is the sum of pin 23 (left) and pin 22 (right) output signal  $[\frac{1}{2}(1 + r)]$ .

## TDA8745

Output pins 23 and 22 can be muted by setting the OML and OMR signals to logic 1. In addition, automatic muting is also possible, the presence detector (as described in Section "Presence detector") sets the PDL bit (PDR for other channel). Absence of a carrier at the selected frequency results in automatic muting. This mechanism is enabled or inhibited by the PDM bit (Presence Detector auto Mute).

All outputs (pins 21, 22 and 23) are line drivers with SCART level capability and are short-circuit protected by means of 125  $\Omega$  output resistors. Pins 34 and 30 are also line drivers at SCART level and can be used as signal outputs before the IC's output selection (i.e. for decoder box use).

### ABBREVIATIONS

BPF = Band-Pass Filter.

- f<sub>mod</sub> = modulating frequency.
- $\Delta f_{M}$  = frequency deviation of the main Channel.

 $\Delta f_{S1}$  = frequency deviation of secondary Channel 1 (left).

 $\Delta f_{S2}$  = frequency deviation of secondary Channel 2 (right).

 $f_{OM}$  = carrier frequency of main Channel.  $f_{OS1}$  = carrier frequency of secondary Channel 1.  $f_{OS2}$  = carrier frequency of secondary Channel 2. IF = Intermediate Frequency. IL = Input Left. IR = Input Right. LPF = Low-Pass Filter. NR = Noise Reduction. OML = Output Mute Left. OMR = Output Mute Right. OS = Output Select. PDM = Presence Detector auto Mute. PE = Port Extension. PLL = Phase-Locked Loop.

POR = Power-On Reset.

S/N = Signal-to-Noise ratio.

VCO = Voltage Controlled Oscillator.





## TDA8745

### I<sup>2</sup>C-BUS PROTOCOL

Table 1 Slave receiver/transmitter address: D4 or D6 (HEX)

| BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1             | BIT 0              |
|-------|-------|-------|-------|-------|-------|-------------------|--------------------|
| 1     | 1     | 0     | 1     | 0     | 1     | AS <sup>(1)</sup> | R/W <sup>(2)</sup> |

### Notes

- 1. AS bit defined by level at address select (pin 12); 0 V = logic 0; 5 V = logic 1.
- 2.  $R/\overline{W} = 0$ ; TDA8745 is receiver (microcontroller is master transmitter).
  - $R/\overline{W} = 1$ ; TDA8745 is transmitter (microcontroller is master receiver).

### **TDA8745** receiver use

In the receiver mode the device has four subaddresses with auto-increment, as shown in Tables 2 to 5.

| Table 2 | Input byte SA: 00; situation after POR |
|---------|----------------------------------------|
|---------|----------------------------------------|

| IL2 | IL1 | IL0 | IR2 | IR1 | IR0 | TUN9 | TUN8 |
|-----|-----|-----|-----|-----|-----|------|------|
| i7  | i6  | i5  | i4  | i3  | i2  | i1   | i0   |
| 0   | 0   | 0   | 0   | 0   | 1   | 1    | 0    |

### Table 3 Tuning byte SA: 01; situation after POR

| TUN7 | TUN6 | TUN5 | TUN4 | TUN3 | TUN2 | TUN1 | TUN0 |
|------|------|------|------|------|------|------|------|
| t7   | t6   | t5   | t4   | t3   | t2   | t1   | t0   |
| 1    | 1    | 1    | 0    | 1    | 1    | 0    | 0    |

### Table 4 Select byte SA: 02; situation after POR

| TEST | BB | OS1 | OS0 | PDM | PE | OML | OMR |
|------|----|-----|-----|-----|----|-----|-----|
| s7   | s6 | s5  | s4  | s3  | s2 | s1  | s0  |
| 0    | 0  | 0   | 0   | 0   | 0  | 1   | 1   |

### Table 5 Audio byte SA: 03; situation after POR

| LEV3 | LEV2 | LEV1 | LEV0 | NR | DEM1 | DEM0 | BPFN |
|------|------|------|------|----|------|------|------|
| a7   | a6   | a5   | a4   | a3 | a2   | a1   | a0   |
| 1    | 1    | 0    | 0    | 1  | 1    | 1    | 0    |

### **TDA8745 transmitter use**

No subaddress.

### Table 6Read byte

| PDL    | PDR    | _  | _  | -  | -  | -  | POR    |
|--------|--------|----|----|----|----|----|--------|
| r7     | r6     | r5 | r4 | r3 | r2 | r1 | r0     |
| 0 or 1 | 0 or 1 | 1  | 1  | 1  | 1  | 1  | 0 or 1 |

## TDA8745

### Slave receiver mode (bits transmitted from microcontroller to TDA8745)

Different IF inputs can be selected for the PLLs, for switching between different external BPFs and/or channels; see Tables 7 and 8.

| IL2<br>i7 | IL1<br>i6 | IL0<br>i5 | PE <sup>(2)</sup><br>s2 | MODE                                            |
|-----------|-----------|-----------|-------------------------|-------------------------------------------------|
| 0         | 0         | 0         | 0                       | IF input IN-1 selected for left PLL (after POR) |
| 0         | 0         | 1         | 0                       | IF input IN-2 selected for left PLL             |
| 0         | 1         | 0         | 0                       | IF input IN-3 selected for left PLL             |
| 0         | 1         | 1         | 0                       | IF input IN-4 selected for left PLL             |
| 1         | 0         | 0         | 0                       | IF input IN-5 selected for left PLL             |
| 1         | 0         | 1         | 0                       | IF input IN-6 selected for left PLL             |
| 1         | 1         | 0         | 0                       | no selection                                    |
| 1         | 1         | 1         | 0                       | no selection                                    |
| Х         | 0         | 0         | 1                       | IF input IN-1 selected for left PLL             |
| X         | 0         | 1         | 1                       | IF input IN-2 selected for left PLL             |
| X         | 1         | 0         | 1                       | IF input IN-3 selected for left PLL             |
| Х         | 1         | 1         | 1                       | IF input IN-4 selected for left PLL             |
| 0         | Х         | Х         | 1                       | IF input IN-5 used as output; 0 = 0 V           |
| 1         | X         | X         | 1                       | IF input IN-5 used as output; 1 = 5 V           |

### Table 7 IL2 to IL0; Input Left; note 1

### Notes

1. X = don't care.

2. Bit PE (s2) can be set to logic 1 to change IF input 5 into digital output for external switching purposes.

## TDA8745

| IR2<br>i4 | IR1<br>i3 | IR0<br>i2 | PE <sup>(2)</sup><br>s2 | MODE                                             |
|-----------|-----------|-----------|-------------------------|--------------------------------------------------|
| 0         | 0         | 0         | 0                       | IF input IN-1 selected for right PLL             |
| 0         | 0         | 1         | 0                       | IF input IN-2 selected for right PLL (after POR) |
| 0         | 1         | 0         | 0                       | IF input IN-3 selected for right PLL.            |
| 0         | 1         | 1         | 0                       | IF input IN-4 selected for right PLL             |
| 1         | 0         | 0         | 0                       | IF input IN-5 selected for right PLL             |
| 1         | 0         | 1         | 0                       | IF input IN-6 selected for right PLL             |
| 1         | 1         | 0         | 0                       | no selection                                     |
| 1         | 1         | 1         | 0                       | no selection                                     |
| Х         | 0         | 0         | 1                       | IF input IN-1 selected for right PLL             |
| Х         | 0         | 1         | 1                       | IF input IN-2 selected for right PLL             |
| Х         | 1         | 0         | 1                       | IF input IN-3 selected for right PLL             |
| Х         | 1         | 1         | 1                       | IF input IN-4 selected for right PLL             |
| 0         | Х         | Х         | 1                       | IF input IN-6 used as output; 0 = 0 V            |
| 1         | X         | X         | 1                       | IF input IN-6 used as output; 1 = 5 V            |

### Table 8 IR2 to IR0; input right; note 1

### Notes

1. X = don't care.

2. Bit PE (s2) can be set to logic 1 to change IF input 6 into digital output for external switching purposes.

TDA8745

## Satellite sound receiver with I<sup>2</sup>C-bus control

#### TUN9 TUN8 TUN7 TUN6 TUN5 TUN4 TUN3 TUN2 TUN1 TUN0 10.7 IF 10.52 IF (MHz) i1 i0 t7 t6 t5 t4 t3 t2 t1 t0 (MHz) 0 1 1 0 1 0 1 1 0 0 3.82 4.00 0 1 1 0 1 0 1 1 0 1 3.83 4.01 0 1 1 0 1 0 1 1 1 0 3.84 4.02 0110101111 to 1001010011 3.85 to 5.49 4.03 to 5.67 1 0 0 1 0 1 0 1 0 0 5.50 5.68 1001010101 to 1010000101 5.51 to 5.99 5.69 to 6.17 1 0 1 0 0 0 0 1 1 0 6.00 6.18 1010000111 to 1010110111 6.01 to 6.49 6.19 to 6.67 0 1 0 0 0 6.50 6.68 1 0 1 1 1 1010111001 to 1011101011 6.51 to 7.01 6.69 to 7.19 7.20<sup>(1)</sup> 7.02<sup>(1)</sup> 1 1 0 1 0 1 1 0 1 0 1011101101 to 1100001111 7.03 to 7.37 7.21 to 7.55 1 1 0 0 0 1 0 0 0 0 7.38 7.56 1100010001 to 1100110011 7.39 to 7.73 7.57 to 7.91 7.74 7.92 1 0 0 1 0 0 1 1 1 0 1100110101 to 111111100 7.75 to 9.74 7.93 to 9.92 9.75 1 1 1 1 1 1 1 1 0 1 9.93 1 1 1 1 1 0 9.76 9.94 1 1 1 1 1 1 1 1 1 1 1 1 1 1 9.77 9.95

### Table 9 TUN9 to TUN0; tuning

### Note

1. This is the situation after POR.

The frequency range of synthesizer is shown in Table 10.

### Table 10 Frequency range of synthesizer

| PARAMETER                   | RANGE<br>(MHz)                                     |
|-----------------------------|----------------------------------------------------|
| Synthesizer frequency range | 29.04 to 40.94 (in 20 kHz grid); note 1            |
| Mixer input frequency range | 14.52 to 20.47 (in 10 kHz grid); note 2            |
| Tuning range                | 3.82 to 9.77 (in 10 kHz grid; 10.7 MHz IF); note 3 |

### Notes

- 1. Tuning the synthesizer below 29.04 MHz may be possible, but is not guaranteed.
- 2. The mixing frequency ( $f_{mix}$ ) can be calculated with equation:  $f_{mix} = (1024 + 512[TUN9] + 256[TUN8] + 128[TUN7] + 64[TUN6] + 32[TUN5] + 16[TUN4] + 8[TUN3] + 4[TUN2] + 2[TUN1] + [TUN0]) \times 10 \text{ kHz}.$
- 3. Tuning frequency = mixer input frequency 10.7 MHz.

## TDA8745

### Table 11 Bit TEST

| TEST<br>s7 | MODE    | DESCRIPTION                                                                               |
|------------|---------|-------------------------------------------------------------------------------------------|
| 0          | – (POR) | in applications this bit should always be logic 0, to avoid conflicts with other settings |
| 1          | test    | setting TEST enables some special modes used for factory testing                          |

### Table 12 Bit BB; baseband; note 1

| BB<br>s6 | MODE        | DESCRIPTION                                                                 |
|----------|-------------|-----------------------------------------------------------------------------|
| 0        | synthesizer | synthesizer use (PLLs central frequency approximately 10.7 MHz) (after POR) |
| 1        | baseband    | baseband use (PLLs central frequency approximately 6 MHz)                   |

### Note

1. The PLL demodulators can also be used for demodulating FM carriers (e.g. terrestrial TV sound) at baseband frequencies, by changing the lock range of the PLLs.

| Table 13 Bits | OS1 and OS0; o | output select; note | 1 |
|---------------|----------------|---------------------|---|
|               |                |                     |   |

| OS1<br>s5 | OS0<br>s4 | MODE         | DESCRIPTION                                                                  |
|-----------|-----------|--------------|------------------------------------------------------------------------------|
| 0         | 0         | stereo (POR) | Left channel audio (pin 33) at $O_L$ ; right channel audio (pin 31) at $O_R$ |
| 0         | 1         | left         | Left channel audio (pin 33) at both $O_L$ and $O_R$                          |
| 1         | 0         | right        | Right channel audio (pin 31) at both $O_L$ and $O_R$                         |
| 1         | 1         | external     | External left at (pin 25) at $O_L$ ; external right (pin 24) at $O_R$        |

### Note

1. The signal at both line outputs  $O_L$  and  $O_R$  (pins 23 and 22) can be selected with bits OS1 and OS0.

| Table 14 | Bit PDM; | Presence | Detector | auto | Mute; n | ote 1 |
|----------|----------|----------|----------|------|---------|-------|
|----------|----------|----------|----------|------|---------|-------|

| PDM<br>s3 | MODE    | DESCRIPTION                                                                                   |
|-----------|---------|-----------------------------------------------------------------------------------------------|
| 0         | – (POR) | -                                                                                             |
| 1         | PDM     | if this bit is set to logic 1, a channel for which no incoming carrier is found will be muted |

### Note

In both situations the status of the presence detector can be monitored by reading the bits PDL (r7) and PDR (r6) back from the IC. Appropriate action (e.g. muting, channel selection or tuning) can then be taken by the microcontroller. Note that this function also mutes the signal from the external inputs (pins 25 and 24). This may be desirable when using these inputs for connecting a satellite descrambler box. If not, reset PDM (s3) to logic 0 when selecting external [e.g. together with bits OS1 (s5) and OS0 (s4)].

## TDA8745

 Table 15
 Bit PE; Port Extension; note 1

| PE<br>s2 | DESCRIPTION                                |
|----------|--------------------------------------------|
| 0        | 6 IF inputs; no digital output (after POR) |
| 1        | 4 IF inputs; 2 digital outputs             |

### Note

 Two IF inputs (IN-5 and IN-6; pins 7 and 8) can be used as digital output instead. If no more than four IF inputs are needed, two external functions can be controlled via the I<sup>2</sup>C-bus this way. The level at these pins is controlled by bits IL2 (i7) and IR2 (i4); see Tables 7 and 8.

Table 16 Bits OML and OMR; Output Mute Left and Output Mute Right; note 1

| BIT      | LEVEL | MODE | DESCRIPTION                  |
|----------|-------|------|------------------------------|
| OML (s1) | 0     | -    | -                            |
|          | 1     | mute | Left audio channel is muted  |
| OMR (s0) | 0     | -    | -                            |
|          | 1     | mute | Right audio channel is muted |

Note

1. Left and right audio can be muted independently. Note that also the external input signals (pins 25 and 24) can be muted this way.

## TDA8745

| LEV3<br>a7 | LEV2<br>a6 | LEV1<br>a5 | LEV0<br>a4 | MODE   | SECONDARY<br>CHANNELS <sup>(2)</sup><br>(kHz) | MAIN CHANNEL <sup>(2)</sup><br>(kHz) |
|------------|------------|------------|------------|--------|-----------------------------------------------|--------------------------------------|
| 0          | 0          | 0          | 0          | –12 dB | 199                                           | 338                                  |
| 0          | 0          | 0          | 1          | –11 dB | 177                                           | 302                                  |
| 0          | 0          | 1          | 0          | –10 dB | 158                                           | 269                                  |
| 0          | 0          | 1          | 1          | –9 dB  | 141                                           | 240                                  |
| 0          | 1          | 0          | 0          | –8 dB  | 126                                           | 214                                  |
| 0          | 1          | 0          | 1          | –7 dB  | 112                                           | 190                                  |
| 0          | 1          | 1          | 0          | -6 dB  | 100                                           | 170                                  |
| 0          | 1          | 1          | 1          | –5 dB  | 89                                            | 151                                  |
| 1          | 0          | 0          | 0          | -4 dB  | 79                                            | 135                                  |
| 1          | 0          | 0          | 1          | –3 dB  | 71                                            | 120                                  |
| 1          | 0          | 1          | 0          | –2 dB  | 63                                            | 107                                  |
| 1          | 0          | 1          | 1          | –1 dB  | 56                                            | 95                                   |
| 1          | 1          | 0          | 0          | 0 dB   | 50 <sup>(3)</sup>                             | 85 <sup>(3)</sup>                    |
| 1          | 1          | 0          | 1          | +1 dB  | 45                                            | 76                                   |
| 1          | 1          | 1          | 0          | +2 dB  | 40                                            | 68                                   |
| 1          | 1          | 1          | 1          | +3 dB  | 35                                            | 60                                   |

### Table 17 Bits LEV3 to LEV0; level adjust; note 1

### Notes

- The audio level can be adjusted in steps of 1 dB, to adjust for different FM deviations used in main channel audio carriers and/or spread in PLL output amplitude. With secondary carriers the Noise Reduction (NR) is to be used with the 0 dB setting (note that the NR audio frequency response is level dependent, therefore another setting than 0 dB is only to be used when making a fine-adjustment (+2 dB/–2 dB) for PLL spread. Typical setting for main channel carriers is in most cases 85 kHz (0 dB) or 76 kHz (+1 dB).
- 2. Maximum deviation.
- 3. Situation after POR.

### Table 18 Bit NR; Noise Reduction; note 1

| NR<br>a3 | MODE        | DESCRIPTION                                             |
|----------|-------------|---------------------------------------------------------|
| 0        | NR bypassed | Noise Reduction bypassed (main channel)                 |
| 1        | NR active   | Noise Reduction active (secondary channels) (after POR) |

### Note

1. For reception of main channel carriers the NR circuit can be bypassed.

## TDA8745

Table 19Bits DEM1 and DEM0; De-emphasis; note 1;<br/>see Fig.5

| DEM1<br>a2 | DEM0<br>a1 | DE-EMPHASIS                |
|------------|------------|----------------------------|
| 0          | 0          | no de-emphasis (flat)      |
| 0          | 1          | J17                        |
| 1          | 0          | 50 μs <sup>(2)</sup>       |
| 1          | 1          | 75 μs [por] <sup>(3)</sup> |

### Notes

- 1. Different de-emphasis characteristics can be selected, to adjust for different main channel audio carriers.
- 2. In most cases the de-emphasis needed for main channel carriers is 50 μs.
- 3. The NR is to be used with the 75 μs setting for standard secondary channels.

### Table 20 Bit BPFN; Band-Pass Filter Not; note 1

| BPFN<br>a0 | DESCRIPTION                                    |
|------------|------------------------------------------------|
| 0          | mixer input signal filtered by BPF (after POR) |
| 1          | mixer input signal is not filtered             |

### Note

 To avoid interference by the video signal, the incoming baseband signal is filtered. If this filtering is not required the filter can be switched off.

### Table 23 Bit POR; Power-On Reset; note 1

| POR<br>r0 | DESCRIPTION                                                  |
|-----------|--------------------------------------------------------------|
| 0         | normal operation                                             |
| 1         | POR generated; power dip detected since last read of POR bit |

### Note

 At switching on, or after a power dip on the l<sup>2</sup>C-bus supply voltage (V<sub>P2</sub>), an internal signal is generated which resets the l<sup>2</sup>C-bus registers to a pre-defined state. If bit POR (r0) = 1, such a situation has occurred since the last time the read byte was read. After reading, the bit is reset to logic 0.

### Table 24 Bits r5 to r1

| _  | _  | –  | _  | -  | DESCRIPTION                                                                                                                             |
|----|----|----|----|----|-----------------------------------------------------------------------------------------------------------------------------------------|
| r5 | r4 | r3 | r2 | r1 |                                                                                                                                         |
| 1  | 1  | 1  | 1  | 1  | These bits have no function. Although their state is fixed, the microcontroller should not rely on this because of eventual future use. |

# Slave transmitter mode (bits transmitted from TDA8745 to microcontroller)

Table 21 Bit PDL; Presence Detector Left; note 1

| PDL<br>r7 | DESCRIPTION                         |
|-----------|-------------------------------------|
| 0         | carrier detected at left channel    |
| 1         | no carrier detected at left channel |

### Note

 Bit PDL (r7) transmits the current status of the left channel presence detector. When PDL = 1, no carrier is found at the currently selected frequency. If bit PDM (s3) = 0 the left channel audio is muted.

### Table 22 Bit PDR; Presence Detector Right; note 1

| PDR<br>r6 | DESCRIPTION                          |
|-----------|--------------------------------------|
| 0         | carrier detected at right channel    |
| 1         | no carrier detected at right channel |

### Note

 Bit PDR (r6) transmits the current status of the right channel presence detector. When PDR = 1, no carrier is found at the currently selected frequency. If bit PDM (s3) = 0 the right channel audio is muted.

## TDA8745

### LIMITING VALUES

In accordance with the Absolute Maximum Rating System (IEC 134).

| SYMBOL           | PARAMETER                                    | CONDITIONS    | MIN. | MAX.            | UNIT |
|------------------|----------------------------------------------|---------------|------|-----------------|------|
| V <sub>P1</sub>  | synthesizer and mixer supply voltage         | note 1        | 0    | 5.5             | V    |
| V <sub>P2</sub>  | I <sup>2</sup> C-bus supply voltage          | note 1        | 0    | 5.5             | V    |
| V <sub>P3</sub>  | general supply voltage                       | note 1        | 0    | 13.2            | V    |
| Vn               | voltage on pins 2, 3, 5 and 40               | note 1        | 0    | 5.5             | V    |
|                  | voltage on pins 7 and 8                      | note 2        | 0    | V <sub>P2</sub> | V    |
|                  | voltage on pins 1 and 42                     | note 1        | 0    | 7.7             | V    |
| Vi               | input voltage on pins 7, 8, 9, 11, 13 and 15 | notes 1 and 3 | 0    | 1               | V    |
| T <sub>stg</sub> | storage temperature                          |               | -65  | +150            | °C   |
| T <sub>amb</sub> | operating ambient temperature                |               | -20  | +70             | °C   |

### Notes

- 1. All voltages referenced to ground at pins 6, 10, 14 and 32.
- 2. Port Extension enabled (PE = 1; see Table 15).
- 3. IN-5 and IN-6 (pins 7 and 8) **not** being in the Port Extension mode.

### THERMAL CHARACTERISTICS

| SYMBOL              | PARAMETER                                               | VALUE | UNIT |
|---------------------|---------------------------------------------------------|-------|------|
| R <sub>th j-a</sub> | thermal resistance from junction to ambient in free air |       |      |
|                     | SDIP42                                                  | 50    | K/W  |
|                     | QFP44                                                   | 60    | K/W  |

## TDA8745

### DC CHARACTERISTICS

All voltages referenced to ground (pins 6, 10, 14 and 32). In accordance with the block diagram (see Fig.1);  $V_{P1} = V_{P2} = 5 \text{ V}$ ;  $V_{P3} = 12 \text{ V}$ ;  $T_{amb} = 25 \text{ °C}$ ;  $f_{OS1} = 10.7 \text{ MHz}$ ;  $f_{OS2} = 10.52 \text{ MHz}$  (no modulation; see note 1); unless otherwise specified.

| SYMBOL                   | PARAMETER                            | CONDITIONS                | MIN. | TYP. | MAX. | UNIT |
|--------------------------|--------------------------------------|---------------------------|------|------|------|------|
| Supply                   |                                      |                           |      |      |      | •    |
| V <sub>P1</sub>          | synthesizer and mixer supply voltage |                           | 4.5  | 5.0  | 5.5  | V    |
| V <sub>P2</sub>          | I <sup>2</sup> C-bus supply voltage  |                           | 4.5  | 5.0  | 5.5  | V    |
| V <sub>P3</sub>          | general supply voltage               |                           | 8.0  | 12   | 13.2 | V    |
| I <sub>P1</sub>          | synthesizer and mixer supply current |                           | -    | 37   | 48   | mA   |
| I <sub>P2</sub>          | I <sup>2</sup> C-bus supply current  |                           | -    | 0.6  | -    | mA   |
| I <sub>P3</sub>          | general supply current               |                           | -    | 35   | 46   | mA   |
| P <sub>tot</sub>         | total power dissipation              |                           | -    | 610  | 800  | mW   |
| Pins                     |                                      |                           |      | ·    |      | ·    |
| V <sub>21,22,23</sub>    | voltage on pins 21, 22 and 23        |                           | -    | 3.8  | _    | V    |
| V <sub>24,25,31,33</sub> | voltage on pins 24, 25, 31 and 33    |                           | -    | 3.8  | -    | V    |
| V <sub>31,33</sub>       | voltage on pins 31 and 33            |                           | -    | 3.8  | _    | V    |
| V <sub>30,34</sub>       | voltage on pins 30 and 34            |                           | -    | 3.8  | -    | V    |
| V <sub>27,37</sub>       | voltage on pins 27 and 37            |                           | -    | 3.8  | -    | V    |
| V <sub>19</sub>          | voltage on pin 19                    |                           | 3.7  | 3.8  | 3.9  | V    |
| V <sub>9,11,13,15</sub>  | voltage on pins 9, 11, 13 and 15     | note 2                    | -    | 0    | -    | V    |
| V <sub>42,1</sub>        | voltage on pins 42 and 1             |                           | -    | 3.4  | -    | V    |
| V <sub>41,39</sub>       | voltage on pins 41 and 39            |                           | -    | 2.6  | -    | V    |
| V <sub>5</sub>           | voltage on pin 5                     |                           | -    | 1.8  | -    | V    |
| V <sub>3</sub>           | voltage on pin 3                     |                           | -    | 2.4  | -    | V    |
| V <sub>2</sub>           | voltage on pin 2                     |                           | -    | 2.6  | _    | V    |
| V <sub>40</sub>          | voltage on pin 40                    |                           | -    | 1.3  | -    | V    |
| Port extension           | ons (pins 7 and 8; bit PE = 1)       |                           |      |      |      |      |
| V <sub>OH</sub>          | HIGH level output voltage            | I <sub>OH</sub> = 0.5 mA  | 4.5  | -    | 5    | V    |
| V <sub>OL</sub>          | LOW level output voltage             | I <sub>OL</sub> = -0.5 mA | 0    | -    | 0.5  | V    |

### Notes

1. Presence of both carriers is required to achieve lock of the PLLs; otherwise not all pins will have a stable DC voltage.

2. Pin 7 and 8 functioning as normal inputs (bit PE = 0).

## TDA8745

### AC CHARACTERISTICS

All voltages referenced to ground (pins 6, 10, 14 and 32); in accordance with the block diagram (see Fig.1);  $V_{P1} = V_{P2} = 5 V$ ;  $V_{P3} = 12 V$ ;  $T_{amb} = 25 \degree C$ ;  $f_{mod} = 1 \text{ kHz}$ ;  $\Delta f_M = 46 \text{ kHz}$ ;  $\Delta f_{S1} = \Delta f_{S2} = 27 \text{ kHz}$  (reference levels);  $f_{OM} = 10.7 \text{ MHz}$ ;  $f_{OS1} = 10.7 \text{ MHz}$ ;  $f_{OS2} = 10.52 \text{ MHz}$ ; IF level at pins 9, 11, 13, 15, 7 and 8 = 20 mV (RMS value) and SFE 10.7MJA (narrow), SFE 10.52MJA (narrow) and SFE 10.7MS3 (wide) ceramic filters; unless otherwise specified.

| SYMBOL                             | PARAMETER                                             | CONDITIONS                                                                                                                                                            | MIN. | TYP. | MAX. | UNIT  |
|------------------------------------|-------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------|
| Band-pass filte                    | er, mixer and buffer                                  |                                                                                                                                                                       |      |      |      |       |
| R <sub>i</sub>                     | input resistance                                      |                                                                                                                                                                       | 10   | 12.5 | 15   | kΩ    |
| V <sub>i(rms)</sub>                | baseband input voltage (RMS value)                    | note 1                                                                                                                                                                | -    | _    | 200  | mV    |
| V <sub>3</sub>                     | 1 dB compression point (RMS value)                    | $\Delta V_3 - \Delta V_5 = 1 \text{ dB}; \text{ note } 2$                                                                                                             | -    | 180  | -    | mV    |
| H <sub>l</sub> /H <sub>h</sub>     | filter transfer at 200 kHz<br>with respect to 7.3 MHz |                                                                                                                                                                       | -    | -    | -60  | dB    |
| H <sub>lm</sub> /H <sub>h</sub>    | filter transfer at 2 MHz<br>with respect to 7.3 MHz   |                                                                                                                                                                       | -    | -28  | -20  | dB    |
| H <sub>mh</sub> /H <sub>h</sub>    | filter transfer at 5.3 MHz<br>with respect to 7.3 MHz |                                                                                                                                                                       | -2   | +2   | +4   | dB    |
| H <sub>h</sub> *A                  | filter transfer at 7.3 MHz and mixer amplification    |                                                                                                                                                                       | 15   | 17   | 19   | dB    |
| H <sub>h</sub> *C                  | filter transfer at 7.3 MHz and mixer conversion gain  | note 3                                                                                                                                                                | 10   | 12   | 14   | dB    |
| I <sub>o(p)</sub>                  | mixer output current (peak)                           |                                                                                                                                                                       | 5    | 7    | -    | mA    |
| R <sub>o</sub>                     | mixer output resistance                               | f = 10.7 MHz; note 4                                                                                                                                                  | -    | 12   | 30   | Ω     |
| Charge pump,                       | buffer amplifier and VCO                              |                                                                                                                                                                       |      |      | -    |       |
| t                                  | repetition time of charge pump pulses                 |                                                                                                                                                                       | -    | 50   | _    | μs    |
| S <sub>VCO</sub>                   | VCO sensitivity                                       | note 5                                                                                                                                                                | -    | -9   | -    | MHz/V |
| f <sub>VCO</sub>                   | VCO frequency                                         | $V_{loopf} = 2.6 V$                                                                                                                                                   | —    | 35.4 | -    | MHz   |
| Crystal oscilla                    | tor (4 MHz)                                           |                                                                                                                                                                       |      |      |      |       |
| f <sub>xtal</sub>                  | crystal oscillator frequency                          |                                                                                                                                                                       | -    | 4    | -    | MHz   |
| R <sub>xtal</sub>                  | resonance resistance of crystal                       |                                                                                                                                                                       | —    | -    | 60   | Ω     |
| C <sub>xtal</sub>                  | parallel capacitance of crystal                       |                                                                                                                                                                       | —    | 4.5  | 10   | pF    |
| I <sub>i(p)</sub>                  | input current from external 4 MHz source (peak)       | note 6                                                                                                                                                                | 50   | -    | -    | μA    |
| IF inputs (pins                    | 9, 11, 13, 15, 7 and 8) and limiters                  |                                                                                                                                                                       |      |      |      |       |
| VIN-1 to IN-6(rms)                 | input sensitivity (RMS value)                         | S/N(A) = 40  dB;<br>$\Delta f_S = 27 \text{ kHz}; \text{ NR} = \text{on};$<br>de-emphasis = 75 µs                                                                     | _    | 0.3  | 1    | mV    |
|                                    |                                                       | $\begin{array}{l} \text{S/N(A)} = 40 \text{ dB};\\ \Delta f_{\text{M}} = 46 \text{ kHz}; \text{ NR} = \text{off};\\ \text{de-emphasis} = 50  \mu\text{s} \end{array}$ | -    | 0.8  | 2    | mV    |
| V <sub>i1</sub> to V <sub>i6</sub> | input signal                                          | THD ≤ 0.5%                                                                                                                                                            | _    | _    | 200  | mV    |

| SYMBOL                                                    | PARAMETER                                                        | CONDITIONS                                                                                           | MIN.  | TYP.  | MAX.  | UNIT |
|-----------------------------------------------------------|------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|-------|-------|-------|------|
| PLL FM demod                                              | lulators                                                         | ł                                                                                                    |       | 1     | 1     |      |
| fcco                                                      | free-running frequency                                           | PLL left; BB = 0                                                                                     | _     | 10.6  | _     | MHz  |
|                                                           |                                                                  | PLL right; BB = 0                                                                                    | _     | 10.6  | _     | MHz  |
|                                                           |                                                                  | PLL left; BB = 1                                                                                     | _     | 6.9   | _     | MHz  |
|                                                           |                                                                  | PLL right; BB = 1                                                                                    | _     | 6.9   | _     | MHz  |
| Δf <sub>CCO</sub>                                         | lock range of PLLs                                               | BB = 0; note 7                                                                                       | 10    | -     | 11.5  | MHz  |
|                                                           |                                                                  | BB = 1; note 7                                                                                       | 5.50  | -     | 8.50  | MHz  |
| V <sub>OL</sub> ; V <sub>OR</sub>                         | PLL output voltage (pins 23 and 22)                              | NR = off; DEEM = flat;<br>BB = 0                                                                     | _     | -5.6  | -     | dBV  |
|                                                           |                                                                  | NR = off; DEEM = flat;<br>BB = 1; note 8                                                             | _     | -7.3  | -     | dBV  |
| $\Delta V_{OL}; \Delta V_{OR}$                            | spread of PLL output voltage over lock range (pins 23 and 22)    | NR = off; DEEM = flat;<br>BB = 1; note 8                                                             | _     | _     | ±1.5  | dB   |
| Noise reductio                                            | n                                                                |                                                                                                      |       |       |       |      |
| V <sub>37,27 (50 kHz)</sub><br>V <sub>37,27 (1 kHz)</sub> | low-pass filter 50 kHz response<br>with respect to 1 kHz         | note 9                                                                                               | -21   | -16   | -11   | dB   |
| V <sub>o 23,22</sub>                                      | output voltage (pins 23 and 22)                                  | at 0 dB NR input level;<br>$\Delta f_{S1} = \Delta f_{S2} = 50 \text{ kHz};$<br>DEEM = flat; note 10 | -1    | +1    | +3    | dBV  |
|                                                           |                                                                  | at –20 dB NR input level;<br>$\Delta f_{S1} = \Delta f_{S2} = 5 \text{ kHz};$<br>DEEM = flat         | -29   | -26   | -23   | dBV  |
| V <sub>23,22 (15 kHz)</sub><br>V <sub>23,22 (1 kHz)</sub> | 15 kHz frequency response<br>with respect to 1 kHz               | at 0 dB NR input level;<br>$\Delta f_{S1} = \Delta f_{S2} = 50 \text{ kHz};$<br>DEEM = flat          | -2    | 0     | +2    | dB   |
|                                                           |                                                                  | at –20 dB NR input level;<br>$\Delta f_{S1} = \Delta f_{S2} = 5 \text{ kHz};$<br>DEEM = flat         | -13   | -11.5 | -10   | dB   |
| V <sub>offset(DC)</sub>                                   | DC offset voltage on attack/recovery capacitors (pins 38 and 26) | $\Delta f = 0$ kHz; all PLLs locked                                                                  | 14    | -     | 22    | mV   |
| De-emphasis                                               |                                                                  |                                                                                                      |       |       |       |      |
| V22 22 (15 kHz)                                           | 15 kHz frequency response                                        | NR = off; DEEM = flat                                                                                | -0.5  | 0.0   | +0.5  | dB   |
| V <sub>23,22</sub> (15 kHz)                               | with respect to 1 kHz flat                                       | NR = off; DEEM = J17;<br>note 11                                                                     | -13.9 | -12.4 | -10.9 | dB   |
|                                                           |                                                                  | NR = off; DEEM = 50 $\mu$ s                                                                          | -15.2 | -13.7 | -12.2 | dB   |
|                                                           |                                                                  | NR = off; DEEM = 75 $\mu$ s                                                                          | -18.6 | -17.1 | -15.6 | dB   |
| R <sub>o</sub>                                            | output resistance (pins 34 and 30)                               |                                                                                                      | 100   | 125   | 150   | Ω    |

| SYMBOL                | PARAMETER                                                 | CONDITIONS                                                                                                                      | MIN. | TYP. | MAX. | UNIT |
|-----------------------|-----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| Overall perform       | nance                                                     |                                                                                                                                 |      |      | 1    |      |
| V <sub>i 3(rms)</sub> | baseband input sensitivity main sound carrier (RMS value) | S/N(A) = 40  dB;<br>$\Delta f_S = 27 \text{ kHz}; \text{ NR} = \text{on};$<br>$DEEM = 75 \ \mu \text{s}$                        | _    | 0.5  | 1.5  | mV   |
|                       |                                                           | $\begin{split} & S/N(A) = 40 \; dB; \\ & \Delta f_M = 46 \; kHz; \; NR = off; \\ & DEEM = 50 \; \mu s \end{split}$              | _    | 1.5  | 3    | mV   |
| V <sub>o 23,22</sub>  | output voltage                                            | secondary channels;<br>$\Delta f_S = 27 \text{ kHz}; \text{ NR} = \text{on};$<br>DEEM = 75 $\mu s$                              | -8   | -6   | -4   | dBV  |
|                       |                                                           | main channel;<br>Δf <sub>S</sub> = 46 kHz; NR = off;<br>DEEM = 50 μs                                                            | -8   | -6   | -4   | dBV  |
| UBS                   | unbalance output voltage                                  | secondary channels;<br>NR = on; DEEM = 75 μs                                                                                    | -1   | -    | +1   | dBV  |
|                       |                                                           | main channel; NR = off;<br>DEEM = 50 μs                                                                                         | -1   | _    | +1   | dBV  |
| THD                   | total harmonic distortion                                 | secondary channels;<br>NR = on; DEEM = 75 μs;<br>note 12                                                                        | -    | 0.1  | 0.5  | %    |
|                       |                                                           | main channel; NR = off;<br>DEEM = 50 μs; note 12                                                                                | -    | 0.1  | 0.5  | %    |
| S/N(A)                | signal-to-noise ratio                                     | A-weighted; secondary<br>channels (synthesizer<br>included); NR = on;<br>DEEM = 75 $\mu$ s; note 12                             | 69   | 77   | _    | dB   |
|                       |                                                           | A-weighted; secondary<br>channels (synthesizer<br>excluded); NR = on;<br>DEEM = 75 μs; note 12                                  | 72   | 80   | -    | dB   |
|                       |                                                           | A-weighted; main channel<br>(synthesizer included);<br>NR = off; DEEM = 50 μs;<br>note 12                                       | 54   | 62   | _    | dB   |
|                       |                                                           | A-weighted; main channel<br>(synthesizer excluded);<br>NR = off; DEEM = 50 μs;<br>note 12                                       | 62   | 70   | _    | dB   |
| MUTE <sub>att</sub>   | mute attenuation                                          | output select left and right muted                                                                                              | 74   | 90   | _    | dB   |
| α <sub>ct S/S</sub>   | crosstalk attenuation between secondary channels          |                                                                                                                                 | -    | 74   | -    | dB   |
| SVRR <sub>P3</sub>    | supply voltage ripple rejection                           | $\label{eq:VRR} \begin{array}{l} V_{RR} = 100 \text{ mV}; \ f_i \ = 70 \text{ Hz}; \\ NR = on; \ DEEM = 75 \ \mu s \end{array}$ | -    | 14.3 | -    | dB   |
|                       |                                                           | $V_{RR}$ = 100 mV; f <sub>i</sub> = 1 kHz;<br>NR = on; DEEM = 75 µs                                                             | -    | 15.6 | -    | dB   |

## TDA8745

| SYMBOL                             | PARAMETER                        | CONDITIONS                                      | MIN. | TYP. | MAX. | UNIT |  |
|------------------------------------|----------------------------------|-------------------------------------------------|------|------|------|------|--|
| SVRR <sub>P1-P2</sub>              | supply voltage ripple rejection  | $V_{RR} = 100 \text{ mV}; f_i = 70 \text{ Hz};$ | -    | 25   | _    | dB   |  |
|                                    |                                  | NR = on; DEEM = 75 $\mu$ s                      |      |      |      |      |  |
|                                    |                                  | $V_{RR} = 100 \text{ mV}; f_i = 1 \text{ kHz};$ | -    | 4    | -    | dB   |  |
|                                    |                                  | NR = on; DEEM = 75 μs                           |      |      |      |      |  |
| Output select                      |                                  |                                                 |      |      |      |      |  |
| V <sub>i 25,24</sub>               | input voltage (pins 25 and 24)   |                                                 | -    | -    | 8    | dBV  |  |
| R <sub>i 25,24,33,31</sub>         | input resistance at              |                                                 | 100  | 150  | 200  | kΩ   |  |
|                                    | pins 25, 24, 33 and 31           |                                                 |      |      |      |      |  |
| V <sub>o 23,22</sub>               | output voltage at pins 23 and 22 | $V_{24,25} = -6 \text{ dBV};$<br>OS = external  | -6.5 | -6   | -5.5 | dBV  |  |
| B                                  | output resistance at             |                                                 | 100  | 125  | 150  | 0    |  |
| 10 23,22,21                        | pins 23. 22 and 21               |                                                 |      | 120  | 100  | 22   |  |
| THD                                | total harmonic distortion        | $V_{24,25} = -6 \text{ dBV}$                    | _    | 0.01 | 0.3  | %    |  |
|                                    |                                  | OS = external; f = 1  kHz                       |      |      |      |      |  |
| S/N(A)                             | signal-to-noise ratio            | A-weighted;                                     | 80   | _    | -    | dB   |  |
|                                    |                                  | $V_{24,25} = -6 \text{ dBV};$                   |      |      |      |      |  |
|                                    |                                  | OS = external                                   |      |      |      |      |  |
| $\alpha_{ct L/R}; \alpha_{ct R/L}$ | crosstalk between channels       | f = 1 kHz                                       | -    | 80   | -    | dB   |  |
| l <sup>2</sup> C-bus               |                                  |                                                 |      |      |      |      |  |
| C <sub>i</sub>                     | input capacitance                |                                                 | -    | 4    | -    | pF   |  |
| l <sub>sink</sub>                  | SDA sink current                 |                                                 | 3    | -    | -    | mA   |  |
| VIH                                | HIGH level input voltage         |                                                 | 3    | -    | 5    | V    |  |
| V <sub>IL</sub>                    | LOW level input voltage          |                                                 | 0    | _    | 1.5  | V    |  |
| I <sub>IH</sub>                    | HIGH level input current         |                                                 | -    | _    | 10   | μA   |  |
| IIL                                | LOW level input current          |                                                 | -    | -    | 10   | μA   |  |
| Address D4H                        | address D4H                      | ADD <sub>sel</sub> = LOW                        | 0    | _    | 1    | V    |  |
| Address D6H                        | address D6H                      | ADD <sub>sel</sub> = HIGH                       | 3    | _    | 5    | V    |  |
| f <sub>SCL</sub>                   | SCL frequency                    |                                                 | -    | -    | 100  | kHz  |  |

### Notes

- 1. Maximum of 0.5% THD at LF outputs.
- When the increase of the output signal (pin 5 at 10.7 MHz) lags 1 dB behind the increase of the input signal (pin 3; 7.02 MHz carrier), the so called 1 dB compression point is reached. For complex signals (more than one sound carrier), this point will shift to a higher value.
- 3. The mixer performs both a mixing and amplifying action (normal operation). The synthesizer is tuned to the 7.3 MHz incoming carrier.
- 4. The buffer output is sensitive to capacitive loading, therefore (capacitive) loads other than those present in the block diagram (see Fig.1) should be avoided.
- 5. As present at the mixer output (pin 5) in 'BPFTILT' test mode the actual VCO sensitivity is two times the given value because of the divide-by-two circuit between VCO output and mixer.
- 6. The required 4 MHz crystal can be omitted if this frequency is already available in the application. This signal source should be connected to pin 40, via a capacitor in series with a resistor  $R_{ext}$ . The minimum required AC current is 50  $\mu$ A, determined by the resistors  $R_{int}$  and  $R_{ext}$  and the level of the 4 MHz AC voltage. The value of  $R_{int}$  is 700  $\Omega$  and the signal shape of the signal is not important.

## TDA8745

- 7. Maximum THD of 0.5%; 8 V < V<sub>P3</sub> < 13.2 V; 0 °C < T<sub>amb</sub> < 70 °C. Measured at pins 34 and 30; NR = off; DEEM = flat.
- 8. Correction of output voltage is possible by correcting the volume level.
- 9. Measured at pins 37 and 27 with no electrolytic capacitors connected to these pins.
- 10. Input level of 0 dB; signal level in accordance with  $\Delta f_{S1} = \Delta f_{S2} = 50$  kHz. At this input level, the NR response is equal for high and low frequencies (see Fig.4).
- 11. J17 de-emphasis includes +6 dB amplification (see Fig.5).
- 12. Both PLLs locked.

### **INTERNAL CIRCUITRY**

For description see Chapter "Pinning".





















**Philips Semiconductors** 

TDA8745

## Satellite sound receiver with I<sup>2</sup>C-bus control

## **PACKAGE OUTLINES**





SOT270-1

 $\square$ 

95-02-04

SOT270-1

#### QFP44: plastic quad flat package; 44 leads (lead length 1.3 mm); body 10 x 10 x 1.75 mm SOT307-2 С ∏у Х Α H 33 H ΠR 23 34 $z_E$ Τ 1е 1-Q É H<sub>E</sub> $\mp$ $(A_3)$ $A_1$ ⊕ w M ± \_\_bp pin 1 index 12 44 detail X Π ⊕ wM ZD = v M A bp е В D = v M B HD 0 2.5 5 mm scale DIMENSIONS (mm are the original dimensions) A max D<sup>(1)</sup> E<sup>(1)</sup> $Z_{D}^{(1)} Z_{E}^{(1)}$ UNIT L Q θ $A_1$ $A_2$ $A_3$ bp С е $H_{D}$ ${\rm H}_{\rm E}$ Lp v w у 10° 0° 1.2 0.8 1.2 0.8 0.25 1.85 0.40 0.25 10.1 10.1 12.9 12.9 0.95 0.85 mm 2.10 0.25 0.8 1.3 0.15 0.15 0.1 0.05 1.65 0.20 0.14 9.9 9.9 12.3 0.55 0.75 12.3 Note 1. Plastic or metal protrusions of 0.25 mm maximum per side are not included. REFERENCES OUTLINE EUROPEAN **ISSUE DATE** VERSION PROJECTION IEC JEDEC EIAJ 92-11-17 SOT307-2 95-02-04

## TDA8745

### SOLDERING

### Introduction

There is no soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and surface mounted components are mixed on one printed-circuit board. However, wave soldering is not always suitable for surface mounted ICs, or for printed-circuits with high population densities. In these situations reflow soldering is often used.

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our *"IC Package Databook"* (order code 9398 652 90011).

### SDIP

#### SOLDERING BY DIPPING OR BY WAVE

The maximum permissible temperature of the solder is 260 °C; solder at this temperature must not be in contact with the joint for more than 5 seconds. The total contact time of successive solder waves must not exceed 5 seconds.

The device may be mounted up to the seating plane, but the temperature of the plastic body must not exceed the specified maximum storage temperature ( $T_{stg max}$ ). If the printed-circuit board has been pre-heated, forced cooling may be necessary immediately after soldering to keep the temperature within the permissible limit.

### REPAIRING SOLDERED JOINTS

Apply a low voltage soldering iron (less than 24 V) to the lead(s) of the package, below the seating plane or not more than 2 mm above it. If the temperature of the soldering iron bit is less than  $300 \,^{\circ}$ C it may remain in contact for up to 10 seconds. If the bit temperature is between 300 and 400  $^{\circ}$ C, contact may be up to 5 seconds.

### QFP

### **REFLOW SOLDERING**

# Reflow soldering techniques are suitable for all QFP packages.

The choice of heating method may be influenced by larger plastic QFP packages (44 leads, or more). If infrared or vapour phase heating is used and the large packages are not absolutely dry (less than 0.1% moisture content by weight), vaporization of the small amount of moisture in them can cause cracking of the plastic body. For more information, refer to the Drypack chapter in our "Quality Reference Handbook" (order code 9397 750 00192).

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement.

Several techniques exist for reflowing; for example, thermal conduction by heated belt. Dwell times vary from 50 to 300 seconds depending on heating method. Typical reflow temperatures range from 215 to 250 °C.

Preheating is necessary to dry the paste and evaporate the binding agent. Preheat for 45 minutes at 45  $^{\circ}$ C.

### WAVE SOLDERING

Wave soldering is **not** recommended for QFP packages. This is because of the likelihood of solder bridging due to closely-spaced leads and the possibility of incomplete solder penetration in multi-lead devices.

# If wave soldering cannot be avoided, the following conditions must be observed:

- A double-wave (a turbulent wave with high upward pressure followed by a smooth laminar wave) soldering technique should be used.
- The footprint must be at an angle of 45° to the board direction and must incorporate solder thieves downstream and at the side corners.

### Even with these conditions, do not consider wave soldering the following packages: QFP52 (SOT379-1), QFP100 (SOT317-1), QFP100 (SOT317-2), QFP100 (SOT382-1) or QFP160 (SOT322-1).

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured. Maximum permissible solder temperature is 260 °C, and maximum duration of package immersion in solder is 10 seconds, if cooled to less than 150 °C within 6 seconds. Typical dwell time is 4 seconds at 250 °C.

A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

### REPAIRING SOLDERED JOINTS

Fix the component by first soldering two diagonallyopposite end leads. Use only a low voltage soldering iron (less than 24 V) applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C. When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320 °C.

## TDA8745

### DEFINITIONS

| Data sheet status                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                       |  |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|--|--|--|--|
| Objective specification                                                                                                                                                                                                                                                                                                                                                                                                                                   | This data sheet contains target or goal specifications for product development.       |  |  |  |  |
| Preliminary specification                                                                                                                                                                                                                                                                                                                                                                                                                                 | This data sheet contains preliminary data; supplementary data may be published later. |  |  |  |  |
| Product specification                                                                                                                                                                                                                                                                                                                                                                                                                                     | This data sheet contains final product specifications.                                |  |  |  |  |
| Limiting values                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                       |  |  |  |  |
| Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. |                                                                                       |  |  |  |  |
| Application information                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                       |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                       |  |  |  |  |

Where application information is given, it is advisory and does not form part of the specification.

### LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.

### PURCHASE OF PHILIPS I<sup>2</sup>C COMPONENTS



Purchase of Philips I<sup>2</sup>C components conveys a license under the Philips' I<sup>2</sup>C patent to use the components in the I<sup>2</sup>C system provided the system conforms to the I<sup>2</sup>C specification defined by Philips. This specification can be ordered using the code 9398 393 40011.